

# phyCORE-167CR/ phyCORE-167CS

**Hardware Manual** 

**Edition February 2004** 

In this manual are descriptions for copyrighted products that are not explicitly indicated as such. The absence of the trademark (TM) and copyright (©) symbols does not imply that a product is not protected. Additionally, registered patents and trademarks are similarly not expressly indicated in this manual.

The information in this document has been carefully checked and is believed to be entirely reliable. However, PHYTEC Meßtechnik GmbH assumes no responsibility for any inaccuracies. PHYTEC Meßtechnik GmbH neither gives any guarantee nor accepts any liability whatsoever for consequential damages resulting from the use of this manual or its associated product. PHYTEC Meßtechnik GmbH reserves the right to alter the information contained herein without prior notification and accepts no responsibility for any damages which might result.

Additionally, PHYTEC Meßtechnik GmbH offers no guarantee nor accepts any liability for damages arising from the improper usage or improper installation of the hardware or software. PHYTEC Meßtechnik GmbH further reserves the right to alter the layout and/or design of the hardware without prior notification and accepts no liability for doing so.

© Copyright 2004 PHYTEC Meßtechnik GmbH, D-55129 Mainz. Rights - including those of translation, reprint, broadcast, photomechanical or similar reproduction and storage or processing in computer systems, in whole or in part - are reserved. No reproduction may occur without the express written consent from PHYTEC Meßtechnik GmbH.

|                       | EUROPE                                                                           | NORTH AMERICA                                                                              |
|-----------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| Address:              | PHYTEC Technologie Holding AG<br>Robert-Koch-Str. 39<br>D-55129 Mainz<br>GERMANY | PHYTEC America LLC<br>203 Parfitt Way SW, Suite G100<br>Bainbridge Island, WA 98110<br>USA |
| Ordering Information: | +49 (800) 0749832<br>order@phytec.de                                             | 1 (800) 278-9913<br>sales@phytec.com                                                       |
| Technical Support:    | +49 (6131) 9221-31<br>support@phytec.de                                          | 1 (800) 278-9913<br>support@phytec.com                                                     |
| Fax:                  | +49 (6131) 9221-33                                                               | 1 (206) 780-9135                                                                           |
| Web Site:             | http://www.phytec.de                                                             | http://www.phytec.com                                                                      |

11<sup>th</sup> Edition: February 2004

| Pre | face  |                                                     | 1   |
|-----|-------|-----------------------------------------------------|-----|
| 1   | Intr  | oduction                                            | 3   |
|     | 1.1   | Block Diagram                                       | 6   |
|     | 1.2   | View of the phyCORE-167CR/167CS                     | 6   |
| 2   | Pin : | Description                                         | 7   |
| 3   | Jum   | pers                                                | .15 |
|     | 3.1   | J1 Use of Pin 30 on the SRAM                        | .19 |
|     | 3.2   | J2 Internal or External Program Memory              | .20 |
|     | 3.3   | J3 Flash Addressing                                 | .20 |
|     | 3.4   | J4, J5 A/D Reference Voltage                        | .21 |
|     | 3.5   | J6 Oscillator Watchdog / On-Chip Flash              | .22 |
|     | 3.6   | J7, J8 Use of the External UART                     | .22 |
|     | 3.7   | J9, J10 Configuration of P3.3, P3.4 for I2C Bus     | .23 |
|     | 3.8   | J11 RTC Interrupt Output                            | .24 |
|     | 3.9   | J12 Write Protection of EEPROM/FRAM                 | .24 |
|     | 3.10  | J13, J14, J26 Second Serial Interface Configuration | .25 |
|     | 3.11  | J15 Address of the Serial EEPROM/ FRAM              | .25 |
|     | 3.12  | J16, J17, J18, J19 CAN Interfaces                   | .26 |
|     |       | J20 Remote Download Source                          |     |
|     |       | J21, J22 Serial Interface                           |     |
|     | 3.15  | J23, J24 Microcontroller Supply Voltage             | .29 |
|     | 3.16  | J25 Flash Write Protection                          | .29 |
| 4   | Syst  | em Configuration                                    | .31 |
|     | 4.1   | System Startup Configuration                        | .31 |
| 5   | Men   | nory Models                                         |     |
|     | 5.1   | 8                                                   |     |
| 6   | Seri  | al Interfaces                                       |     |
|     | 6.1   | RS-232 Interface                                    | .41 |
|     | 6.2   | CAN Interface                                       |     |
| 7   | The   | Real-Time Clock RTC-8563 (U10)                      | .43 |
| 8   |       | al EEPROM/FRAM (U9)                                 |     |
| 9   |       | note Supervisory Chip (U8)                          |     |
| 10  |       | h Memory (U1)                                       |     |
| 11  |       | ery Buffer and Voltage Supervisor Chip (U13)        |     |
| 12  |       | nnical Specifications                               |     |
| 13  | Hint  | ts for Handling the phyCORE-167CR/167CS             | .51 |

| 14  | The phyCO          | RE-167CR/167CS on the phyCORE Development       |     |
|-----|--------------------|-------------------------------------------------|-----|
|     | <b>Board HD2</b>   | 00                                              | 53  |
|     | 14.1 Concep        | ot of the phyCORE Development Board HD200       | 53  |
|     | 14.2 Develo        | pment Board HD200 Connectors and Jumpers        | 55  |
|     | 14.2.1             | Connectors                                      | 55  |
|     | 14.2.2             | Jumpers on the phyCORE Development              |     |
|     |                    | Board HD200                                     | 57  |
|     | 14.2.3             | Unsupported Features and Improper Jumper        |     |
|     |                    | Settings                                        | 59  |
|     | 14.3 Function      | onal Components on the phyCORE Development      |     |
|     | Board 1            | HD200                                           | 60  |
|     | 14.3.1             | Power Supply at X1                              | 61  |
|     | 14.3.2             | Activating the Bootstrap Loader                 | 63  |
|     | 14.3.3             | First Serial Interface at Socket P1A            | 65  |
|     | 14.3.4             | Power Supply to External Devices via Socket P1A | 67  |
|     | 14.3.5             | Second Serial Interface at Socket P1B           | 69  |
|     | 14.3.6             | First CAN Interface at Plug P2A                 | 74  |
|     | 14.3.7             | Second CAN Interface at Plug P2B                | 80  |
|     | 14.3.8             | Programmable LED D3                             | 85  |
|     | 14.3.9             | Pin Assignment Summary of the phyCORE, the      |     |
|     |                    | Expansion Bus and the Patch Field               | 85  |
|     | 14.3.10            | Battery Connector BAT1                          | 93  |
|     | 14.3.11            | Releasing the /NMI Interrupt                    | 93  |
|     | 14.3.12            | 2 DS2401 Silicon Serial Number                  | 93  |
|     | 14.3.13            | Pin Header Connector X4                         | 94  |
| 15  | debugCOR           | E-167CR/167CS                                   | 97  |
|     | 15.1 Compo         | nents of the debugCORE                          | 97  |
|     | 15.2 debugA        | ADAPTER-167                                     | 99  |
|     | 15.2.1             | The Quad-Connector                              | 100 |
|     | 15.3 Physica       | al Dimensions                                   | 102 |
| 16  | <b>Revision Hi</b> | story                                           | 103 |
| Ind | PΥ                 |                                                 | 105 |

## **Index of Figures**

| Figure 1:  | Block Diagram phyCORE-167CR/167CS                                                          | 6  |
|------------|--------------------------------------------------------------------------------------------|----|
| Figure 2:  | View of the phyCORE-167CR/167CS                                                            | 6  |
| Figure 3   | Pinout of the phyCORE-connector (Top View, with Cross Section Insert)                      | 9  |
| Figure 4:  | Numbering of the Jumper Pads                                                               | 15 |
| Figure 5:  | Location of the Jumpers (Component Side / Soldering Side)                                  | 15 |
| Figure 6:  | Memory Model Examples                                                                      | 38 |
| Figure 7:  | Physical Dimensions                                                                        | 49 |
| Figure 8:  | Modular Development and Expansion Board Concept with the phyCORE-167CR/167CS               | 54 |
| Figure 9:  | Location of Connectors on the phyCORE Development<br>Board HD200                           | 55 |
| Figure 10: | Numbering of Jumper Pads                                                                   | 57 |
| Figure 11: | Location of the Jumpers (View of the Component Side)                                       | 57 |
| Figure 12: | Default Jumper Settings of the phyCORE Development<br>Board HD200 with phyCORE-167CR/167CS | 58 |
| Figure 13: | Connecting the Supply Voltage at X1                                                        | 61 |
| Figure 14: | Pin Assignment of the DB-9 Socket P1A as First RS-232 (Front View)                         | 65 |
| Figure 15: | Location of Components at U12 and U13 for Power Supply to External Subassemblies           | 67 |
| Figure 16: | Pin Assignment of the DB-9 Socket P1B as Second RS-232 (UART populated, Front View)        | 71 |
| Figure 17: | Pin Assignment of the DB-9 Socket P1B as Emulated RS-232 (Front View)                      | 72 |
| Figure 18: | Pin Assignment of the DB-9 Plug P2A (CAN Transceiver on phyCORE-167CR/167CS, Front View)   | 74 |
| Figure 19: | Pin Assignment of the DB-9 Plug P2A (CAN Transceiver on Development Board)                 | 75 |
|            |                                                                                            |    |

| Figure 20: | Pin Assignment of the DB-9 Plug P2A (CAN Transceiver on Development Board with Galvanic Separation)                   | 8 |
|------------|-----------------------------------------------------------------------------------------------------------------------|---|
| Figure 21: | Pin Assignment of the DB-9 Plug P2A (CAN Transceiver on Development Board with Galvanic Separation                    | 8 |
| Figure 22: | Pin Assignment of the DB-9 Plug P2B (CAN Transceiver on phyCORE-167CS, only with C167CS)                              | 0 |
| Figure 23: | Pin Assignment of the DB-9 Plug P2B (CAN Transceiver on Development Board, only with C167CS)8                         | 1 |
| Figure 24: | Pin Assignment of the DB-9 Plug P2B (CAN Transceiver on Development Board with Galvanic Separation, only with C167CS) | 4 |
| Figure 25: | Pin Assignment Scheme of the Expansion Bus                                                                            | 6 |
| Figure 26: | Pin Assignment Scheme of the Patch Field                                                                              | 6 |
| Figure 27: | Connecting the DS2401 Silicon Serial Number94                                                                         | 4 |
| Figure 28: | Pin Assignment of the DS2401 Silicon Serial Number94                                                                  | 4 |
| Figure 29: | Positions of the Additional Components on the debugCORE-167CR/167CS98                                                 | 8 |
| Figure 30: | Physical Dimensions debugCORE-167CR/167CS 102                                                                         | 2 |

## **Index of Tables**

| Table 1:  | Pinout of the phyCORE-Connector X1                              | 13  |
|-----------|-----------------------------------------------------------------|-----|
| Table 2:  | Jumper Settings                                                 | 18  |
| Table 3:  | J1 SRAM Capacity Configuration                                  | 19  |
| Table 4:  | J2 Code Fetch Selection                                         | 20  |
| Table 5:  | J3 Addressing the Flash                                         | 21  |
| Table 6:  | J4, J5 A/D Converter Reference Voltage                          | 21  |
| Table 7:  | J6 Activating the Oscillator Watchdog                           | 22  |
| Table 8:  | J7, J8 Control Signals for Optional External UART               | 23  |
| Table 9:  | J9, J10 I2C Bus Configuration                                   | 23  |
| Table 10: | J11 RTC Interrupt Configuration                                 | 24  |
| Table 11: | J12 Write Protection of EEPROM/FRAM                             | 24  |
| Table 12: | J13, J14 Second Serial Interface Configuration                  | 25  |
| Table 13: | J15 EEPROM/FRAM Address Configuration                           | 25  |
| Table 14: | J16, J17, J18, J19 CAN Interface Configuration                  | 27  |
| Table 15: | J20 Remote Download Source Configuration                        | 27  |
| Table 16: | J21, J22 First Serial Interface Configuration                   | 28  |
| Table 17: | J23, J24 Configuration VCC Pins Microcontroller                 | 29  |
| Table 18: | J25 Flash Write Protection Configuration                        | 29  |
| Table 19: | Functional Settings on Port P0 for System Startup Configuration | 32  |
| Table 20: | System Startup Configuration Registers                          | 34  |
| Table 21: | Memory Device Options for U9                                    | .44 |
| Table 22: | Improper Jumper Setting for JP16 on the Development Board       | 59  |
| Table 23: | Improper Jumper Setting for JP30/33 on the Development Board    | 59  |
| Table 24: | JP9 Configuration of the Main Supply Voltage VCC                | 61  |
| Table 25: | JP9 Improper Jumper Settings for the Main Supply Voltage        | 62  |

| Table 26: | JP28 Configuration of the Boot Button                                                                             | . 63 |
|-----------|-------------------------------------------------------------------------------------------------------------------|------|
| Table 27: | JP28 Configuration of a Permanent Bootstrap Loader Start                                                          | . 64 |
| Table 28: | JP22, JP23, JP10 Configuration of Boot via RS-232                                                                 | . 64 |
| Table 29: | Improper Jumper Settings for Boot via RS-232                                                                      | . 64 |
| Table 30: | Jumper Configuration for the First RS-232 Interface                                                               | . 65 |
| Table 31: | Improper Jumper Settings for DB-9 Socket P1A as<br>First RS-232                                                   | . 66 |
| Table 32: | JP24 Power Supply to External Devices Connected to P1A on the Development Board                                   | . 68 |
| Table 33: | Jumper Configuration of the DB-9 Socket P1B (no Second RS-232)                                                    | . 69 |
| Table 34: | Improper Jumper Settings for DB-9 Socket P1B (no Second RS-232)                                                   | . 70 |
| Table 35: | Jumper Configuration of the DB-9 Socket P1B (UART, 2 <sup>nd</sup> RS-232)                                        | .71  |
| Table 36: | Jumper Configuration of the DB-9 Socket P1B (2 <sup>nd</sup> RS-232 via Software Emulation)                       | . 72 |
| Table 37: | Improper Jumper Settings for DB-9 Socket P1B (2 <sup>nd</sup> RS-232 via Software Emulation)                      | . 73 |
| Table 38: | Jumper Configuration for CAN Plug P2A using the CAN Transceiver on the phyCORE-167CR/167CS                        | . 74 |
| Table 39: | Jumper Configuration for CAN Plug P2A using the CAN Transceiver on the Development Board                          | .75  |
| Table 40: | Improper Jumper Settings for the CAN Plug P2A (CAN Transceiver on the Development Board)                          | . 76 |
| Table 41: | Jumper Configuration for CAN Plug P2A using the CAN Transceiver on the Development Board with Galvanic Separation | .77  |
| Table 42: | JP39 CAN Bus Voltage Supply Reduction                                                                             | .78  |
| Table 43: | Improper Jumper Settings for the CAN Plug P2A (CAN Transceiver on Development Board with Galvanic Separation)     | .79  |

© PHYTEC Meßtechnik GmbH 2004 L-527e\_11

| Table 44: | Jumper Configuration for CAN Plug P2B using the CAN Transceiver on the phyCORE-167CS                                                 | 80 |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------|----|
| Table 45: | Jumper Configuration for CAN Plug P2B using the CAN Transceiver on the Development Board HD200 without galvanic separation           | 81 |
| Table 46: | Improper Jumper Settings for the CAN Plug P2B (CAN Transceiver on the Development Board, only with C167CS)                           | 82 |
| Table 47: | Jumper Configuration for CAN Plug P2A using the CAN Transceiver on the Development Board with Galvanic Separation (only with C167CS) | 83 |
| Table 48: | Improper Jumper Settings for the CAN Plug P2B (CAN Transceiver on Development Board with Galvanic Separation)                        | 84 |
| Table 49: | JP17 Configuration of the Programmable LED D3                                                                                        | 85 |
| Table 50: | Pin Assignment Data/Address Bus for the phyCORE-167CR/167CS/ Development Board / Expansion Board                                     | 87 |
| Table 51: | Pin Assignment Port P2, P3, P4 for the phyCORE-167CR/167CS / Development Board / Expansion Board                                     | 88 |
| Table 52: | Pin Assignment Port P5, P6, P7, P8 for the phyCORE-167CR/167CS / Development Board / Expansion Board                                 | 89 |
| Table 53: | Pin Assignment Interface Signals for the phyCORE-167CR/167CS / Development Board / Expansion Board                                   | 90 |
| Table 54: | Pin Assignment Control Signals for the phyCORE-167CR/167CS / Development Board / Expansion Board                                     | 90 |
| Table 55: | Pin Assignment Power Supply for the phyCORE-167CR/167CS / Development Board / Expansion Board                                        | 91 |
| Table 56: | Unused Pins on the phyCORE-167CR/167CS / Development Board / Expansion Board                                                         | 92 |

## phyCORE-167CR/167CS

| Table 57: | JP28 Releasing the /NMI Interrupt                        | . 93 |
|-----------|----------------------------------------------------------|------|
| Table 58: | JP19 Jumper Configuration for Silicon Serial Number Chip | . 93 |
| Table 59: | JP40 Multi-Purpose Push Button S3 Configuration          | . 95 |
| Table 60: | Pinout Pin Header Row X3 on the debugCORE-167CR/167CS    | . 98 |
| Table 61: | Connector Layout of the Ouad-Connector (X6)              | 101  |

#### **Preface**

This phyCORE-167CR/167CS Hardware Manual describes the board's design and functions. Precise specifications for Infineon's C167CR/C167CS microcontroller series controller can be found in the enclosed microcontroller Data Sheet/User's Manual. If software is included please also refer to additional documentation for this software.

In this hardware manual and in the attached schematics, low active signals are denoted by a "/" in front of the signal name (i.e.: /RD). A "0" indicates a logic-zero or low-level signal, while a "1" represents a logic-one or high-level signal.

## **Declaration of Electro Magnetic Conformity of the PHYTEC phyCORE-167CR/167CS**



PHYTEC Single Board Computers (henceforth products) are designed for installation in electrical appliances or as dedicated Evaluation Boards (i.e.: for use as a test and prototype platform for hardware/software development) in laboratory environments.

#### **Caution:**

PHYTEC products lacking protective enclosures are subject to damage by ESD and, hence, may only be unpacked, handled or operated in environments in which sufficient precautionary measures have been taken in respect to ESD-dangers. It is also necessary that only appropriately trained personnel (such as electricians, technicians and engineers) handle and/or operate these products. Moreover, PHYTEC products should not be operated without protection circuitry if connections to the product's pin header rows are longer than 3 m.

PHYTEC products fulfill the norms of the European Union's Directive for Electro Magnatic Conformity only in accordance to the descriptions and rules of usage indicated in this hardware manual (particularly in respect to the pin header row connectors, power connector and serial interface to a host-PC).

Implementation of PHYTEC products into target devices, as well as user modifications and extensions of PHYTEC products, is subject to renewed establishment of conformity to, and certification of, Electro Magnetic Directives. Users should ensure conformance following any modifications to the products as well as implementation of the products into target systems.

The phyCORE-167CR/167CS is one of a series of PHYTEC Single Board Computers that can be populated with different controllers and, hence, offers various functions and configurations. PHYTEC supports all common 8- and 16-bit controllers in two ways:

- (1) as the basis for Rapid Development Kits which serve as a reference and evaluation platform
- (2) as insert-ready, fully functional micro-, mini- and phyCORE OEM modules, which can be embedded directly into the user's peripheral hardware, design.

PHYTEC's microcontroller modules allow engineers to shorten development horizons, reduce design costs and speed project concepts from design to market.

#### 1 Introduction

The phyCORE-167CR/167CS belongs to PHYTEC's phyCORE Single Board Computer module family. The phyCORE SBCs represent the continuous development of PHYTEC Single Board Computer technology. Like its mini-, micro- and nanoMODUL predecessors, the phyCORE boards integrate all core elements of a microcontroller system on a subminiature board and are designed in a manner that ensures their easy expansion and embedding in peripheral hardware developments.

As independent research indicates that approximately 70 % of all EMI (Electro Magnetic Interference) problems stem from insufficient supply voltage grounding of electronic components in high frequency environments the phyCORE board design features an increased pin package. The increased pin package allows dedication of approximately 20 % of all pin header connectors on the phyCORE boards to Ground. This improves EMI and EMC characteristics and makes it easier to design complex applications meeting EMI and EMC guidelines using phyCORE boards even in high noise environments.

phyCORE boards achieve their small size through modern SMD technology and multi-layer design. In accordance with the complexity of the module, 0402-packaged SMD components and laser-drilled Microvias are used on the boards, providing phyCORE users with access to this cutting edge miniaturization technology for integration into their own design.

The phyCORE-167CR/167CS is a subminiature (60 x 53 mm) insert-ready Single Board Computer populated with Infineon's C167CR or C167CS microcontroller. Its universal design enables its insertion in a wide range of embedded applications. All controller signals and ports extend from the controller to high-density pitch (0.635 mm) connectors aligning two sides of the board, allowing it to be plugged like a "big chip" into a target application.

Precise specifications for the controller populating the board can be found in the applicable controller User's Manual or Data Sheet. The descriptions in this manual are based on the Infineon C167CR/C167CS. No description of compatible microcontroller derivative functions is included, as such functions are not relevant for the basic functioning of the phyCORE-167CR/167CS.

#### The phyCORE-167CR/167CS offers the following features:

- subminiature Single Board Computer (60 x 53 mm) achieved through modern SMD technology
- populated with the Infineon C167Cx microcontroller (QFP-144 packaging) featuring up to two¹ on-chip 2.0B CAN modules
- improved interference safety achieved through multi-layer PCB technology and dedicated Ground pins
- controller signals and ports extend to two 100-pin high-density (0.635 mm) Molex connectors aligning two sides of the board, enabling it to be plugged like a "big chip" into target application
- 16-bit, demultiplexed bus mode
- 20 MHz clock frequency (100 ns instruction cycle)
- 16 MB address space
- 256 kByte to 2 MB external Flash on-board<sup>2</sup>
- on-board Flash programming, no dedicated Flash programming voltage required through use of 5 V Flash devices
- 256 kByte to 1 MB RAM on-board<sup>2</sup>
- up to 2<sup>1</sup> CAN interfaces with Philips 82C251 CAN transceiver, or Siliconix' Si9200EY
- I<sup>2</sup>C Real-Time Clock with internal quartz
- 4 to 8 kByte I<sup>2</sup>C EEPROM<sup>1</sup>, or 512 Byte to 8 kByte FRAM<sup>1</sup>
- Voltage Supervisory Chip for Reset logic and power supervision
- Remote Supervisory Circuit<sup>3</sup>
- free Chip Select signals for easy connection of peripheral devices
- requires single 5 V / <220 mA supply voltage
- RS-232 transceiver for two serial interfaces
- optional UART for second asynchronous serial interface
- support for modem signals CTS, RTS, DTR, and DSR over the second serial interface (only when populated with external UART)

-

<sup>1:</sup> Dual on-chip CAN is only available with Infineon's C167CS microcontroller.

<sup>&</sup>lt;sup>2</sup>: Please contact PHYTEC for more information about additional modul configurations.

<sup>&</sup>lt;sup>3</sup>: This feature is under development and not available yet.

#### 1.1 Block Diagram



<sup>1:</sup> This feature is under development and is not available yet.

Figure 1: Block Diagram phyCORE-167CR/167CS

### 1.2 View of the phyCORE-167CR/167CS



Figure 2: View of the phyCORE-167CR/167CS

#### 2 Pin Description

Please note that all module connections are not to exceed their expressed maximum voltage or current. Maximum signal input values are indicated in the corresponding controller manuals/data sheets. As damage from improper connections varies according to use and application, it is the user's responsibility to take appropriate safety measures to ensure that the module connections are protected from overloading through connected peripherals.

As *Figure 3* indicates, all controller signals extend to surface mount technology (SMT) connectors (0.635 mm) lining two sides of the module (referred to as phyCORE-connector). This allows the phyCORE-167CR/167CS to be plugged into any target application like a "big chip".

A new numbering scheme for the pins on the phyCORE-connector has been introduced with the phyCORE specifications. This enables quick and easy identification of desired pins and minimizes errors when matching pins on the phyCORE module with the phyCORE-connector on the appropriate PHYTEC Development Board or in user target circuitry.

The numbering scheme for the phyCORE-connector is based on a two dimensional matrix in which column positions are identified by a letter and row position by a number. Pin 1A, for example, is always located in the upper left hand corner of the matrix. The pin numbering values increase moving down on the board. Lettering of the pin connector rows progresses alphabetically from left to right (refer to Figure 3).

The aligned numbered matrix can be with the phyCORE-167CR/167CS (viewed from above; phyCORE-connector pointing down) or with the socket of the corresponding phyCORE Development Board/user target circuitry. The upper left-hand corner of the numbered matrix (pin 1A) is thus covered with the corner of the phyCORE-167CR/167CS marked with a white triangle. numbering scheme is always in relation to the PCB as viewed from above, even if all connector contacts extend to the bottom of the module.

The numbering scheme is thus consistent for both the module's phyCORE-connector as well as mating connectors on the phyCORE Development Board or target hardware, thereby considerably reducing the risk of pin identification errors.

Since the pins are exactly defined according to the numbered matrix previously described, the phyCORE-connector is usually assigned a single designator for its position (X1 for example). In this manner the phyCORE-connector comprises a single, logical unit regardless of the fact that it could consist of more than one physical socketed connector. The location of row 1 on the board is marked by a white triangle on the PCB to allow easy identification.

The following figure (*Figure 3*) illustrates the numbered matrix system. It shows a phyCORE-167CR/167CS with SMT phyCORE-connectors on its underside (defined as dotted lines) mounted on a Development Board. In order to facilitate understanding of the pin assignment scheme, the diagram presents a crossview of the phyCORE module showing these phyCORE-connectors mounted on the underside of the module's PCB.



Figure 3 Pinout of the phyCORE-connector (Top View, with Cross Section Insert)

Many of the controller port pins accessible at the connectors along the edges of the board have been assigned alternate functions that can be activated via software.

Table 1 provides an overview of the pinout of the phyCORE-connector, as well as descriptions of possible alternative functions. Please refer to the Infineon C167Cx User's Manual/Data Sheet for details on the functions and features of controller signals and port pins.

| Pin Number        | Signal       | I/O | Description                                     |
|-------------------|--------------|-----|-------------------------------------------------|
| Pin Row X1A       |              |     | 1                                               |
| 1A                | CLKIN        | I   | Optional external clock generator               |
| 2A, 7A, 12A, 17A, | GND          | -   | Ground 0 V                                      |
| 22A, 27A, 32A,    |              |     |                                                 |
| 37A, 42A, 47A     |              |     |                                                 |
| 3A                | P2.9         | I/O | CAPCOM1: CC9 Capture Input/Compare Output       |
|                   |              |     | Fast external Interrupt 1 Input (I)             |
| 4A                | /NMI         | I   | Non-masked interrupt input                      |
| 5A                | P6.4//CS4    | О   | Chip Select #4                                  |
| 6A                | ALE          | 0   | Address latch enable                            |
| 8A                | WRL          | O   | /WRL signal of the microcontroller              |
| 9A, 10A, 11A,     | A1, A2, A4,  | O   | Address line of the microcontroller             |
| 13A, 14A, 15A,    | A7, A9, A10, |     |                                                 |
| 16A, 18A,         | A12, A15,    |     |                                                 |
| 24A, 25A,         | A17, A18,    |     |                                                 |
| 26A, 28A          | A20, A23     |     |                                                 |
| 19A, 20A, 21A,    | D1, D2, D4,  | I/O | Data line of the microcontroller                |
| 23A, 29A, 30A,    | D7, D9, D10, |     |                                                 |
| 31A, 33A          | D12, D15     |     |                                                 |
| 34A               | /RDY         | I   | Microcontroller READY signal input              |
| 35A               | NC           | -   | Not connected.                                  |
|                   |              |     | These contacts should remain unconnected on the |
|                   |              |     | target hardware side.                           |
| 36A               | P6.6/ /HLDA  | I/O | Acknowledge output (master mode)/ input         |
|                   |              |     | (slave mode)                                    |
| 38A, 39A          | P7.1, P7.3   | O   | POUT1 PWM Channel 1                             |
|                   |              |     | POUT3 PWM Channel 3                             |
| 40A, 41A          | P7.4, P7.6   | I/O | CAPCOM2:CC28 Capture Input/Compare Output       |
|                   |              |     | CAPCOM2:CC30 Capture Input/Compare Output       |
| 43A               | P3.9         | I/O | SSC Master transmit/Slave receive               |
| 44A               | P3.0         | I   | CAPCOM1 Timer T0 Counter input                  |
| 45A               | P3.1         | О   | GPT2 Timer T6 Latch output                      |
| 46A               | P3.3         | O   | GPT1 Timer T3 Latch output                      |
| 48A               | P3.6         | I   | GPT1 Timer T3 Counter input                     |
| 49A               | P6.0//CS0    | O   | Chip Select #0                                  |
| 50A               | P6.1//CS1    | O   | Chip Select #1                                  |

| Pin Number        | Signal       | I/O | Description                                      |
|-------------------|--------------|-----|--------------------------------------------------|
| Pin Row X1B       |              |     |                                                  |
| 1B                | P3.15        | О   | CLKOUT system clock output                       |
| 2B, 3B            | P2.8, P2.10  | I/O | CAPCOM1: CC8 Capture Input/Compare Output        |
|                   |              |     | Fast external Interrupt 0 Input (I)              |
|                   |              |     | CAPCOM1: CC10 Capture Input/Compare Output       |
|                   |              |     | Fast external Interrupt 2 Input (I)              |
| 4B, 9B, 14B, 19B, | GND          | -   | Ground circuitry                                 |
| 24B, 29B, 34B,    |              |     |                                                  |
| 39B, 44B, 49B     |              |     |                                                  |
| 5B                | P6.3//CS3    | О   | Chip Select #3                                   |
| 6B                | P6.2//CS2    | 0   | Chip Select #2                                   |
| 7B                | /RD          | 0   | /RD signal of phyCORE-167CR/167CS                |
| 8B, 10B, 11B,     | A0, A3, A5,  | О   | Address line of the microcontroller              |
| 12B, 13B, 15B,    | A6, A8, A11, |     |                                                  |
| 16B, 17B,         | A13, A14,    |     |                                                  |
| 23B, 25B,         | A16, A19,    |     |                                                  |
| 26B, 27B          | A21, A22     |     |                                                  |
| 18B, 20B, 21B,    | D0, D3, D5,  | I/O | Data line of the microcontroller                 |
| 22B, 28B, 30B,    | D6, D8, D11, |     |                                                  |
| 31B, 32B          | D13, D14     |     |                                                  |
| 33B               | P3.12//WRH   | 0   | Microcontroller /WRH signal                      |
| 35B               | P6.5//HOLD   | I   | Microcontroller /HOLD signal                     |
| 36B               | P6.7//BREQ   | 0   | Microcontroller /BREQ signal                     |
| 37B, 38B          | P7.0, P7.2   | O   | POUT0 PWM Channel 0                              |
|                   |              |     | POUT2 PWM Channel 2                              |
| 40B, 41B          | P7.5, P7.7   | I/O | CAPCOM2:CC29 Capture Input/Compare Output        |
|                   |              |     | CAPCOM2:CC31 Capture Input/Compare Output        |
| 42B, 43B,         | P3.8, P3.13, | I/O | Port 3 of the microcontroller (see corresponding |
| 45B, 46B,         | P3.2, P3.4,  |     | Data Sheet)                                      |
| 47B, 48B          | P3.5, P3.7   |     |                                                  |
| 50B               | NC           | -   | Not connected.                                   |
|                   |              |     | These contacts should remain unconnected on the  |
|                   |              |     | target hardware side.                            |

| Pin Number        | Signal              | I/O | Description                                       |
|-------------------|---------------------|-----|---------------------------------------------------|
| Pin Row X1C       |                     |     | •                                                 |
| 1C, 2C            | VCC                 | -   | Voltage input +5 =                                |
| 3C, 7C, 12C, 17C, | GND                 | -   | Ground 0 V                                        |
| 22C, 27C, 32C,    |                     |     |                                                   |
| 37C               |                     |     |                                                   |
| 4C, 5C            | NC                  | -   | Not connected                                     |
|                   |                     |     | These contacts should remain unconnected on the   |
|                   |                     |     | target hardware side.                             |
| 6C                | VBAT                | I   | Battery input for back-up of RTC and buffering of |
|                   |                     |     | RAM                                               |
| 8C                | /PFO                | O   | MAX 690/ Power-Fail output                        |
| 9C                | BOOT                | I   | Input for startup of FlashTools                   |
| 10C               | /RESET              | I   | /RESET input of the phyCORE-167CR/167CS           |
| 11C               | /RESOUT             | O   | /RESOUT signal of µC                              |
| 13C, 14C,         | P2.2, P2.4,         | I/O | Port 2 of the microcontroller (see corresponding  |
| 15C, 16C,         | P2.5, P2.7,         |     | Data Sheet)                                       |
| 19C, 20C          | P2.11, P2.12        |     |                                                   |
| 18C               | CAN-H1 <sup>1</sup> | I/O | Differential CANH line of second CAN transceiver  |
| 21C               | RxD1_RS232          | I   | Input of the second interface series of the       |
|                   |                     |     | phyCORE-167CR/167CS, RS-232 level                 |
| 23C               | TxD1_RS232          | O   | Output of the second interface series of the      |
|                   |                     |     | phyCORE-167CR/167CS, RS-232 level                 |
| 24C               | /RTS1_RS232         | O   | /RTS signal of the UART U7, RS-232 level          |
| 25C               | /CTS1_RS232         | I   | /CTS signal of the UART U7, RS-232 level          |
| 26C               | /DSR1_RS232         | I   | /DSR signal of the UART U7, RS-232 level          |
| 28C               | /DTR1_RS232         | O   | /DTR signal of the UART U7, RS-232 level          |
| 29C               | /RI1_TTL            | I   | /RI signal of the UART U7, TTL level              |
| 30C               | /CD1_TTL            | I   | /CD signal of the UART U7, TTL level              |
| 31C               | SCL                 | O   | CLK line I <sup>2</sup> C bus                     |
| 33C               | IRQ_UART            | O   | Interrupt output of the UART U7                   |
| 34C               | /CS_UART            | I   | Chip Select signal of the UART U7                 |
| 35C, 36C          | P8.4, P8.6          | I/O | CAPCOM2:CC20 Capture Input/Compare Output         |
|                   |                     |     | CAPCOM2:CC22 Capture Input/Compare Output         |
| 38C, 39C, 40C     | NC                  | -   | Not connected                                     |
|                   |                     |     | These contacts should remain unconnected on the   |
|                   |                     |     | target hardware side.                             |
| 41C, 43C,         | P5.14 P5.11,        | I/O | Port 5 of the microcontroller (see corresponding  |
| 44C, 45C,         | P5.9, P5.8,         |     | Data Sheet)                                       |
| 46C,48C,          | P5.6, P5.3,         |     |                                                   |
| 49C,50C           | P5.1, P5.0          |     |                                                   |
| 42C, 47C          | VAGND               | -   | Analog Ground of the microcontroller              |

| Pin Number        | Signal              | I/O | Description                                           |
|-------------------|---------------------|-----|-------------------------------------------------------|
| Pin Row X1D       | Signai              | 1,0 | Description                                           |
| 1D, 2D            | VCC                 | _   | Voltage input +5 V=                                   |
| 3D, 9D, 14D, 19D, | GND                 |     | Ground 0 V                                            |
| 24D, 29D, 34D     | UND                 |     | Ground o v                                            |
| 4D, 5D            | VPP                 | _   | Programming voltage for on-chip Flash. Use only if    |
| 40, 30            | VFF                 | _   | ST10F168 populates the phyCORE module! These          |
|                   |                     |     | contacts should remain unconnected on the target      |
|                   |                     |     | hardware side when using the C167CR or C167CS.        |
| 6D                | VPD                 | О   | Output of back-up voltage supply for buffering of     |
| OD                | VID                 |     | external components                                   |
| 7D                | PFI                 | I   | MAX 690 power fail input. If this input is unused, it |
| /D                | FFI                 | 1   | must be connected to VCC or GND                       |
| 9D                | WDI                 | т   |                                                       |
| 8D                | WDI                 | I   | MAX 690 Watchdog input                                |
| 10D               | /RESET              | I   | /RESET input of the phyCORE-167CR/167CS               |
| 11D, 12D,         | P2.0, P2.1,         | I/O | Port 2 of the microcontroller (see corresponding      |
| 13D, 15D          | P2.3, P2.6          | -   | Data Sheet)                                           |
| 16D               | P3.11/RxD0          | I   | Input of the first serial interface, TTL level        |
| 17D               | P3.10/TxD0          | О   | Output of the first serial interface, TTL level       |
| 18D               | CAN-L1 <sup>1</sup> | I/O | Differential CANL line of the 2nd CAN transceiver     |
| 20D               | CAN-L0              | I/O | Differential CANL line of the 1st CAN transceiver     |
| 21D               | CAN-H0              | I/O | Differential CANH line of the first CAN transceiver   |
| 22D               | RxD0_RS232          | I   | Input of the first serial interface, RS-232 level     |
| 23D               | TxD0_RS232          | О   | Output of the first serial interface, RS-232 level    |
| 25D               | P2.14,              | I/O | CAPCOM1: CC14 Capture Input/Compare Output,           |
| 26D               | P2.15               |     | Fast ext. Interrupt 6 Input (I)                       |
|                   |                     |     | CAPCOM1: CC15 Capture Input/Compare Output            |
|                   |                     |     | Fast external Interrupt 7 Input (I)                   |
|                   |                     |     | T7IN Timer T7 Count Input (I)                         |
| 27D,              | P8.0,               | I/O | CAPCOM2:CC16 Capture Input/Compare Output             |
| 28D,              | P8.1,               |     | CAPCOM2:CC17 Capture Input/Compare Output             |
| 30D,              | P8.2,               |     | CAPCOM2:CC18 Capture Input/Compare Output             |
| 31D               | P8.3                |     | CAPCOM2:CC19 Capture Input/Compare Output             |
| 32D               | SDA                 | О   | Data-line I <sup>2</sup> C bus                        |
| 33D               | /IRQ_RTC            | О   | Interrupt output of the RTC                           |
| 35D, 36D          | P8.5, P8.7          | I/O | CAPCOM2:CC21 Capture Input/Compare Output             |
|                   |                     |     | CAPCOM2:CC23 Capture Input/Compare Output             |
| 37D               | P2.13               | I/O | CAPCOM1: CC13 Capture Input/Compare Output            |
|                   |                     |     | Fast ext. Interrupt 5 Input (I)                       |
| 38D               | NC                  | -   | Not connected. These contacts should remain           |
|                   |                     |     | unconnected on the target hardware side.              |
| 39D, 44D, 49D     | VAGND               | -   | Analog Ground                                         |
| 40D, 41D,         | P5.15, P5.13,       | I   | Port 5 of the microcontroller (see corresponding      |
| 42D, 43D,         | P5.12, P5.10,       |     | Data Sheet)                                           |
| 45D, 46D,         | P5.7, P5.5,         |     | ,                                                     |
| 47D, 48D          | P5.4, P5.2          |     |                                                       |
| 50D               | VAREF               | I   | Reference voltage input for A/D converter             |

Table 1: Pinout of the phyCORE-Connector X1

1: Dual on-chip CAN is only available with Infineon C167CS microcontroller-

13

#### 3 Jumpers

For configuration purposes, the phyCORE-167CR/167CS has 24 solder jumpers, some of which have been installed prior to delivery. *Figure 4* illustrates the numbering of the jumper pads, while *Figure 5* indicates the location of the jumpers on the board. On the phyCORE-167CR/167CS, only Jumpers J1, J20 and J23 are located on the top side of the circuit board.



Figure 4: Numbering of the Jumper Pads



Figure 5: Location of the Jumpers (Component Side / Soldering Side)

The jumpers (J = solder jumper) have the following functions:

|           | Default Setting <sup>1</sup> |                                                                                   | Alternat        | ernative Setting                                                                                     |  |  |
|-----------|------------------------------|-----------------------------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------|--|--|
| J1        | 2+3                          | VCC at pin 30 of the<br>RAM<br>(for RAM < 512 kByte)                              | 1 + 2           | A18 at pin 30 of the<br>RAM<br>(for RAM > 512 kByte)                                                 |  |  |
| <b>J2</b> | 2+3                          | external ROM/ Flash active                                                        | 1 + 2           | internal ROM/Flash-<br>EPROM is active                                                               |  |  |
| J3        | closed                       | Port P4.4 (A20), can be configured as CAN1 receive line <sup>2</sup>              | closed          | Address line A20 for external Flash                                                                  |  |  |
| J4        | closed                       | VAREF derived from supply voltage VCC                                             | open            | VAREF from external source via pin X1D50                                                             |  |  |
| J5        | closed                       | VAGND derived from digital ground GND                                             | open            | VAREF from external ground via pins X1C42, X1C47, X1D39, X1D44 and X1D49 <sup>3</sup>                |  |  |
| J6        | open                         | C167CR: Oscillator<br>Watchdog enabled <sup>4</sup>                               | 1+2 $3+4$ $2+3$ | C167CR: not allowed!<br>C167CR: not allowed!<br>C167CR: oscillator<br>Watchdog disabled <sup>4</sup> |  |  |
| J7        | open                         | P2.8 of the microcontroller is freely available as standard I/O at Molex pin X1B2 | closed          | IRQ of the UART is connected to P2.8 of the microcontroller                                          |  |  |
| J8        | open                         | /CS2 of the microcontroller is freely available at Molex pin X1B6                 | closed          | /CS2 of the microcontroller is connected to the external UART                                        |  |  |
| J9        | closed                       | P3.4 of the microcontroller connected to SCL of the I <sup>2</sup> C bus          | open            | P3.4 of the microcontroller is freely available as standard I/O at Molex pin X1B46                   |  |  |
| J10       | closed                       | P3.3 of the microcontroller connected to SDA of the I <sup>2</sup> C bus          | open            | P3.3 of the microcontroller is freely available as standard I/O at Molex pin X1A46                   |  |  |

\_

<sup>1:</sup> Applies to standard modules without optional features.

<sup>2:</sup> Dual on-chip CAN is only available with Infineon C167CS microcontroller.

<sup>3:</sup> These pins are solely connected to GND of the Development Board when using the phyCORE module on a phyCORE Development Board HD200. It is not possible to attach an external GND potential in this configuration.

<sup>4:</sup> This function is only available with Infineon's C167CR microcontroller (see corresponding Data Sheet).

| Signal Closed   IRQ of the RTC connected to pin P2.9 of the microcontroller   P2.9 of the microcontroller   P2.9 of the controller is freely available as standard I/O at Molex pin X1A3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       | Default | Setting                               | Alternat | ternative Setting                     |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|---------------------------------------|----------|---------------------------------------|--|--|
| Microcontroller   Standard I/O at Molex pin X1A3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | J11   | closed  | IRQ of the RTC con-                   | open     | P2.9 of the controller is             |  |  |
| J12   2+3   deactivates write protection of the EEPROM/FRAM memory device   sactivated (see Data Sheet)     J13   1+2   RS-232 transceiver (TxD) of the second serial interface connected to P3.0 of the controller   See μC Data Sheet)     J14   3+4   RS-232 transceiver (RxD) of the second serial interface connected to P3.1 of the controller   Sheet of memory device at U9 set to 0xA8 (hex) (see Data Sheet of memory device)     J16   2+3   CAN0 transmit line (CANTx) of the CAN transceiver at U11 connected to P4.6 (A22) of the microcontroller (see μC Data Sheet)     J17   2+3   CAN0 receive line (CANRx) of the CAN transceiver line (CANRx) of the CAN (CA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       |         | nected to pin P2.9 of the             |          | freely available as                   |  |  |
| J12   2 + 3   deactivates write protection of the EEPROM/FRAM memory device   Sheet     J13   1 + 2   RS-232 transceiver (TxD) of the second serial interface connected to P3.0 of the controller   Sheet     J14   3 + 4   RS-232 transceiver (RxD) of the second serial interface connected to P3.1 of the controller     J15   2 + 3   address of the serial memory device at U9 set to 0xA8 (hex) (see Data Sheet of memory device)     J16   2 + 3   CAN0 transmit line (CANTx) of the CAN transceiver at U11 connected to P4.6 (A22) of the microcontroller (See μC Data Sheet)     J17   2 + 3   CAN0 receive line (CANRx) of the CAN transceiver line (CANRx) of the CAN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |       |         | microcontroller                       |          | standard I/O at Molex pin             |  |  |
| Description of the EEPROM/FRAM memory device is activated (see Data Sheet)   J13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |         |                                       |          | X1A3                                  |  |  |
| SEPROM/FRAM memory device   Sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | J12   | 2 + 3   | deactivates write                     | 1 + 2    | optional write protection             |  |  |
| memory device   memory device   activated (see Data Sheet)     J13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |         | ±                                     |          | of the EEPROM/FRAM                    |  |  |
| J13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |         | EEPROM/FRAM                           |          | •                                     |  |  |
| J131 + 2RS-232 transceiver (TxD) of the second serial interface connected to P3.0 of the controller2 + 3RS-232 transceiver (TxD) for the second serial interface connected to UART (dependens on module configuration)J143 + 4RS-232 transceiver (RxD) of the second serial interface connected to P3.1 of the controller2 + 4RS-232 transceiver (RxD) for the second serial interface connected to UART (dependens on module configuration)J152 + 3address of the serial memory device at U9 set to 0xA8 (hex) (see Data Sheet of memory device)1 + 2address of the serial memory device set to 0xAC (hex) (see Data Sheet of memory device)J16¹2 + 3CAN0 transmit line (CANTx) of the CAN transceiver at U11 connected to P4.6 (A22) of the microcontroller (see μC Data Sheet)1 + 2CAN0 transmit line (CANTx) of the microcontroller (see μC Data Sheet)1 + 2CAN0 receive line (CANRx) of the CAN (CANRx) of the CANRx)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |         | memory device                         |          |                                       |  |  |
| of the second serial interface connected to P3.0 of the controller  D3.0 of the controller  Serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  RS-232 transceiver (RxD) for the second serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  The second serial interface connected to UART (dependens on module configuration)  The second serial interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |         |                                       |          | · · · · · · · · · · · · · · · · · · · |  |  |
| interface connected to P3.0 of the controller  Serial interface connected to UART (dependens on module configuration)  J14 3 + 4 RS-232 transceiver (RxD) of the second serial interface connected to P3.1 of the controller  P3.1 of the controller  P3.1 of the controller  P3.1 of the serial interface connected to UART (dependens on module configuration)  P3.1 of the controller  P3.1 of the controller  P3.2 address of the serial memory device at U9 set to 0xA8 (hex) (see Data Sheet of memory device)  P3.1 of the controller  P3.1 of the second serial interface connected to UART (dependens on module configuration)  P3.1 of the second serial interface connected to UART (dependens on module configuration)  P3.1 of the second serial interface connected to UART (dependens on module configuration)  P4.2 of the second serial interface connected to UART (dependens on module configuration)  P4.2 of the second serial interface connected to UART (dependens on module configuration)  P4.3 of the second serial interface connected to UART (dependens on module configuration)  P4.3 of the second serial interface connected to UART (dependens on module configuration)  P4.3 of the second serial interface connected to UART (dependens on module configuration)  P4.3 of the second serial interface connected to UART (dependens on module configuration)  P4.3 of the second serial interface connected to UART (dependens on module configuration)  P4.3 of the second serial interface connected to UART (dependens on module configuration)  P4.3 of the second serial interface connected to UART (dependens on module configuration)  P4.3 of the second serial interface connected to UART (dependens on module configuration)  P4.3 of the second serial interface connected to UART (dependens on module configuration)  P4.4 of the second serial interface connected to UART                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | J13   | 1 + 2   | , , ,                                 | 2 + 3    |                                       |  |  |
| P3.0 of the controller   to UART (dependens on module configuration)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |         |                                       |          | ` '                                   |  |  |
| Module configuration   Table 1   Table 2   Table 3   Table 4   Table 3   Table 3   Table 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |         |                                       |          |                                       |  |  |
| J143 + 4RS-232 transceiver (RxD) of the second serial interface connected to P3.1 of the controller2 + 4RS-232 transceiver (RxD) for the second serial interface connected to UART (dependens on module configuration)1 + 2RXD signal (TTL level) from UART at U7 connected to pin X1C21J152 + 3address of the serial memory device at U9 set to 0xA8 (hex) (see Data Sheet of memory device)1 + 2address of the serial memory device set to 0xAC (hex) (see Data Sheet of memory device)J16¹2 + 3CAN0 transmit line (CANTx) of the CAN transceiver at U11 connected to P4.6 (A22) of the microcontroller (see μC Data Sheet)1 + 2CAN0 transmit line (CANTx) of the microcontroller (see controller Data Sheet)²J17¹2 + 3CAN0 receive line (CANRx) of the CAN (CANRx) of the CAN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |         | P3.0 of the controller                |          |                                       |  |  |
| of the second serial interface connected to P3.1 of the controller  P3.1 of the controller  D3.1 of the controller  D4.2 connected to UART (dependens on module configuration)  D4.2 connected to pin X1C21  D5.3 address of the serial memory device set to oxAC (hex) (see Data Sheet of memory device)  D5.4 connected to P4.6 (A22)  D5.5 connected to P4.6 (A22)  D6.6 connected to P4.6 (A22)  D7.7 connected to pin X1C21  D7.8 address of the serial memory device set to oxAC (hex) (see Data Sheet of memory device)  D7.6 connected to P4.6 (A22)  D7.7 connected to pin X1C21  D7.8 address of the serial memory device set to oxAC (hex) (see Data Sheet of memory device)  D7.8 connected to P4.6 (A22)  D7.8 connected to P8.1 of the microcontroller (see controller Data Sheet)  D7.8 connected to P8.1 of the microcontroller (see controller Data Sheet)  D7.8 connected to P8.1 of the microcontroller (see controller Data Sheet)  D7.8 connected to P8.1 of the microcontroller (see controller Data Sheet)  D7.8 connected to P8.1 of the microcontroller (see controller Data Sheet)  D7.8 connected to P8.1 of the microcontroller (see controller Data Sheet)  D7.8 connected to P8.1 of the microcontroller (see controller Data Sheet)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |         |                                       |          |                                       |  |  |
| interface connected to P3.1 of the controller    P3.1 of the controller   Serial interface connected to UART (dependens on module configuration)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | J14   | 3 + 4   | ` '                                   | 2 + 4    |                                       |  |  |
| P3.1 of the controller    P3.1 of the controller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |         |                                       |          | ` '                                   |  |  |
| module configuration) $1+2 \qquad \text{module configuration}$ $1+2 \qquad \text{RxD signal (TTL level)}$ $1+2 \qquad \text{from UART at U7}$ $1+2 \qquad \text{connected to pin X1C21}$ $1+2 \qquad \text{address of the serial}$ $1+2 \qquad \text{memory device set to}$ $1+2 \qquad \text{address of the serial}$ $1+2 \qquad \text{memory device set to}$ $1+2 \qquad \text{oxAC (hex) (see Data)}$ $1+2 \qquad oxAC (he$ |       |         |                                       |          |                                       |  |  |
| 1 + 2 RxD signal (TTL level) from UART at U7 connected to pin X1C21  J15 2 + 3 address of the serial memory device at U9 set to 0xA8 (hex) (see Data Sheet of memory device)  J16¹ 2 + 3 CAN0 transmit line (CANTx) of the CAN transceiver at U11 connected to P4.6 (A22) of the microcontroller (see μC Data Sheet)  J17¹ 2 + 3 CAN0 receive line (CANRx) of the CAN  T1 + 2 RxD signal (TTL level) from UART at U7 connected to pin X1C21  address of the serial memory device set to 0xAC (hex) (see Data Sheet of memory device)  T1 + 2 CAN0 transmit line (CANTx) of the CAN transceiver at U11 connected to P8.1 of the microcontroller (see controller Data Sheet)  J17¹ 2 + 3 CAN0 receive line (CANRx) of the CAN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       |         | P3.1 of the controller                |          | · •                                   |  |  |
| from UART at U7 connected to pin X1C21  J15 2 + 3 address of the serial memory device at U9 set to 0xA8 (hex) (see Data Sheet of memory device)  J16¹ 2 + 3 CAN0 transmit line (CANTx) of the CAN transceiver at U11 connected to P4.6 (A22) of the microcontroller (see μC Data Sheet)  The property of the CAN (CANTx) of the CAN transceiver at U11 connected to P4.6 (A22) of the microcontroller (See μC Data Sheet)  The property is address of the serial memory device set to 0xAC (hex) (see Data Sheet of memory device)  The property is address of the serial memory device set to 0xAC (hex) (see Data Sheet of memory device)  The property is address of the serial memory device set to 0xAC (hex) (see Data Sheet of memory device)  The property is address of the serial memory device set to 0xAC (hex) (see Data Sheet of memory device)  The property is address of the serial memory device set to 0xAC (hex) (see Data Sheet of memory device)  The property is address of the serial memory device set to 0xAC (hex) (see Data Sheet of memory device)  The property is address of the serial memory device set to 0xAC (hex) (see Data Sheet of memory device)  The property is address of the serial memory device set to 0xAC (hex) (see Data Sheet of memory device)  The property is address of the serial memory device set to 0xAC (hex) (see Data Sheet of memory device)  The property is address of the serial memory device set to 0xAC (hex) (see Data Sheet of memory device)  The property is address of the serial memory device set to 0xAC (hex) (see Data Sheet of memory device)  The property is address of the serial memory device set to 0xAC (hex) (see Data Sheet of memory device)  The property is address of the serial memory device set to 0xAC (hex) (see Data Sheet of memory device)  The property is address of the serial memory device set to 0xAC (hex) (see Data Sheet of memory device)  The property is address of the serial memory device set to 0xAC (hex) (see Data Sheet of memory device)  The property is address of the serial memory device set to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |         |                                       | 1 2      | <u> </u>                              |  |  |
| J15 $2+3$ address of the serial<br>memory device at U9 set<br>to $0xA8$ (hex) (see Data<br>Sheet of memory device) $1+2$ address of the serial<br>memory device set to<br>$0xAC$ (hex) (see Data<br>Sheet of memory device)J16¹ $2+3$ CAN0 transmit line<br>(CANTx) of the CAN<br>transceiver at U11<br>connected to P4.6 (A22)<br>of the microcontroller<br>(see $\mu C$ Data Sheet) $1+2$ CAN0 transmit line<br>(CANTx) of the CAN<br>transceiver at U11<br>connected to P8.1 of the<br>microcontroller (see<br>controller Data Sheet)²J17¹ $2+3$ CAN0 receive line<br>(CANRx) of the CAN $1+2$ CAN0 receive line<br>(CANRx) of the CAN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |         |                                       | 1 + 2    | •                                     |  |  |
| J152+3address of the serial<br>memory device at U9 set<br>to 0xA8 (hex) (see Data<br>Sheet of memory device)1+2address of the serial<br>memory device set to<br>0xAC (hex) (see Data<br>Sheet of memory device)J16¹2+3CAN0 transmit line<br>(CANTx) of the CAN<br>transceiver at U11<br>connected to P4.6 (A22)<br>of the microcontroller<br>(see μC Data Sheet)1+2CAN0 transmit line<br>(CANTx) of the CAN<br>transceiver at U11<br>connected to P8.1 of the<br>microcontroller (see<br>controller Data Sheet)²J17¹2+3CAN0 receive line<br>(CANRx) of the CAN1+2CAN0 receive line<br>(CANRx) of the CAN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |         |                                       |          |                                       |  |  |
| memory device at U9 set to $0xA8$ (hex) (see Data Sheet of memory device)  J16¹ 2 + 3 CAN0 transmit line (CANTx) of the CAN transceiver at U11 connected to P4.6 (A22) of the microcontroller (see $\mu$ C Data Sheet)  J17¹ 2 + 3 CAN0 receive line (CANRx) of the CAN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | T1.5  | 2 . 2   | 11 64 1                               | 1 . 2    |                                       |  |  |
| to $0xA8$ (hex) (see Data Sheet of memory device)  J16¹ 2 + 3 CAN0 transmit line (CANTx) of the CAN transceiver at U11 connected to P4.6 (A22) of the microcontroller (see $\mu C$ Data Sheet)  J17¹ 2 + 3 CAN0 receive line (CANRx) of the CAN $transceiver at U11$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | J15   | 2 + 3   |                                       | 1 + 2    |                                       |  |  |
| J16¹2+3CAN0 transmit line<br>(CANTx) of the CAN<br>transceiver at U11<br>connected to P4.6 (A22)<br>of the microcontroller<br>(see μC Data Sheet)1+2CAN0 transmit line<br>(CANTx) of the CAN<br>transceiver at U11<br>connected to P8.1 of the<br>microcontroller (see<br>controller Data Sheet)²J17¹2+3CAN0 receive line<br>(CANRx) of the CAN1+2CAN0 receive line<br>(CANRx) of the CAN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |         | <u> </u>                              |          |                                       |  |  |
| J16¹2 + 3CAN0 transmit line<br>(CANTx) of the CAN<br>transceiver at U11<br>connected to P4.6 (A22)<br>of the microcontroller<br>(see μC Data Sheet)1 + 2CAN0 transmit line<br>(CANTx) of the CAN<br>transceiver at U11<br>connected to P8.1 of the<br>microcontroller (see<br>controller Data Sheet)²J17¹2 + 3CAN0 receive line<br>(CANRx) of the CAN1 + 2CAN0 receive line<br>(CANRx) of the CAN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |       |         |                                       |          |                                       |  |  |
| (CANTx) of the CAN transceiver at U11 connected to P4.6 (A22) connected to P8.1 of the microcontroller (see $\mu$ C Data Sheet) controller Data Sheet)  J171 2 + 3 CAN0 receive line (CANRx) of the CAN (CANRx) of the CAN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T1./1 | 2 + 2   |                                       | 1 + 2    | •                                     |  |  |
| transceiver at U11 connected to P4.6 (A22) connected to P8.1 of the microcontroller microcontroller (see $\mu C$ Data Sheet) controller Data Sheet) 2  J171 2 + 3 CAN0 receive line (CANRx) of the CAN (CANRx) of the CAN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | J101  | 2 + 3   |                                       | 1+2      |                                       |  |  |
| connected to P4.6 (A22) connected to P8.1 of the microcontroller (see $\mu C$ Data Sheet) controller Data Sheet) 2  J17 <sup>1</sup> 2 + 3 CAN0 receive line (CANRx) of the CAN (CANRx) of the CAN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |         |                                       |          |                                       |  |  |
| of the microcontroller microcontroller (see $(see \ \mu C \ Data \ Sheet)$ microcontroller (see $(see \ \mu C \ Data \ Sheet)$ )  J17 <sup>1</sup> 2 + 3 CAN0 receive line (CANRx) of the CAN (CANRx) of the CAN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |         |                                       |          |                                       |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |         |                                       |          |                                       |  |  |
| J17 <sup>1</sup> 2 + 3 CAN0 receive line (CANRx) of the CAN (CANRx) of the CAN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |         |                                       |          | · ·                                   |  |  |
| (CANRx) of the CAN (CANRx) of the CAN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | J171  | 2 + 3   | · · · · · · · · · · · · · · · · · · · | 1 + 2    | · · · · · · · · · · · · · · · · · · · |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 91/   | 2 . 3   |                                       | 1 2      |                                       |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |         | ,                                     |          | ,                                     |  |  |
| nected to Port P4.5 (A21) nected to P8.0 of the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |         |                                       |          |                                       |  |  |
| of the microcontroller microcontroller (see                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       |         | ` ,                                   |          |                                       |  |  |
| (see $\mu C$ Data Sheet) controller Data Sheet) <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |         |                                       |          | •                                     |  |  |

<sup>&</sup>lt;sup>1</sup>: **Note:** If the C167CR controller populates the phyCORE module, using the CAN interface reduces the available address space to 1 MB for each /CS signal.

<sup>&</sup>lt;sup>2</sup>: Use of port P8 as CAN interface is only possible with Infineon C167CS microcontroller.

|                  | Default S           | Setting                                                                                                                              | Alternat              | ive Setting                                                                                                                                   |
|------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| J18 <sup>1</sup> | 2+3                 | CAN1 transmit line (CANTx) of the CAN transceiver at U12 connected to Port 4.7 (A23) of the controller (see $\mu C$ Data Sheet)      | 1+2                   | CAN1 transmit line<br>(CANTx) of the CAN<br>transceiver at U12<br>connected to P8.3 of the<br>microcontroller (see<br>controller Data Sheet)  |
| J19 <sup>1</sup> | 2+3                 | CAN1 receive line (CANRx) of the CAN transceiver at U12 connected to Port P4.4 (A20) of the microcontroller (see $\mu C$ Data Sheet) | 1 + 2                 | CAN1 receive line<br>(CANRx) of the CAN<br>transceiver at U12 con-<br>nected to P8.2 of the<br>microcontroller (see<br>controller Data Sheet) |
| J20              | open                | Remote Download not connected                                                                                                        | 1+2 $3+5$ $3+4$ $2+6$ | Remote Download<br>Source:<br>via P3.1<br>via CAN1Rx<br>via CAN2Rx<br>via P3.11                                                               |
| J21              | closed <sup>2</sup> | P3.11 used as RXD0 and conected to RS-232 transceiver U6                                                                             | open                  | P3.11 of the controller is freely available as standard I/O at X1D16                                                                          |
| J22              | closed <sup>2</sup> | P3.10 used as TXD0 and conected to RS-232 transceiver U6                                                                             | open                  | P3.10 of the controller is<br>freely available as<br>standard I/O at Molex pin<br>X1D17                                                       |
| J23              | closed              | Pin 17 of the controller is connected to VCC                                                                                         | open                  | Pin 17 of the controller is connected to GND via a bypass capacitor                                                                           |
| J24              | closed              | Pin 56 of the controller is connected to VCC                                                                                         | open                  | Pin 56 of the controller is connected to GND via a bypass capacitor                                                                           |
| J25              | open                | No Flash write protection available                                                                                                  | closed                | Applicable Flash sectors are write-protected                                                                                                  |
| J26              | 1 + 2               | RS-232 transciever U6<br>output connected to<br>Molex pin X1C23                                                                      | 2 + 3                 | TxD signal (TTL level) from UART at U7 connected to pin X1C23                                                                                 |

Table 2: Jumper Settings

 $<sup>^{1}</sup>$ : The second CAN interface is only available with Infineon's C167CS.

<sup>&</sup>lt;sup>2</sup>: **Note:** These jumpers must remain closed on the phyCORE-167CR/167CS. If they are open, no serial communication is possible, hence PHYTEC FlashTools or the BOOT monitor will not function properly.

#### 3.1 J1 Use of Pin 30 on the SRAM

Jumper J1 determines the use of pin 30 on the SRAM devices at U2 and U3. On SRAM devices with a capacity of 128 kBytes, pin 30 is defined as an active-high Chip Select signal. To enable access to such SRAM devices, a high-level should be applied to pin 30. On SRAM devices with a capacity of more than 512 kBytes, pin 30 is used as address line A17. In case the SRAM has a 16-bit bus width, this pin must be connected to address line A18 of the microcontroller.

#### On the phyCORE-167CR/167CS, J1 should be used as follows:

be closed Jumper J1 must at positions 2+3if the phyCORE-167CR/167CS is populated with external SRAM devices with a total capacity of 2\*128 kByte. This results in a hard-wired connection of VCC to pin 30 of the SRAM. If an SRAM memory configuration of 2\*512 kByte is used, pin 30 (A17) on the SRAM must be connected to address line A18 of the microcontroller. This is done by setting Jumper J1 to position 1+2. Please note that a "virtual" 16-bit SRAM memory bus width is achieved by using two parallel 8-bit SRAM devices. Address A0 of the microcontroller enables internal selection of the memory components and is used for generation of the appropriate write signals /WRL and /WRH.

The following configurations are possible:

| SRAM Configuration | J1     |
|--------------------|--------|
| 2 x 128 kByte SRAM | 2 + 3* |
| 2 x 512 kByte SRAM | 1 + 2  |

<sup>\* =</sup> Default setting

Table 3: J1 SRAM Capacity Configuration

#### 3.2 J2 Internal or External Program Memory

At the time of delivery, Jumper J2 is closed at 2+3. This default configuration means that the program stored in the external program memory is executed after a hardware reset. In order to allow the execution of a specific controller's internal program memory, Jumper J2 must be closed at 1+2.

The following configurations are possible:

| Code Fetch Selection                   | J2     |
|----------------------------------------|--------|
| Execution from external program memory | 2 + 3* |
| Execution from internal program memory | 1 + 2  |

<sup>\* =</sup> Default setting

Table 4: J2 Code Fetch Selection

#### 3.3 J3 Flash Addressing

Jumper J3 connects the controller's address line A20 with the address line A19 on the Flash device (U1). If using a Flash memory with a capacity of less than 2 MB, Jumper J3 must remain open in order to avoid conflict with the second CAN interface<sup>1</sup>. If a 2 MB Flash device populates the phyCORE-167CR/167CS, then Jumper J3 must be closed. In this case, the second CAN interface must be rerouted to and connected at Port P8<sup>2</sup> in order to avoid conflict with the upper address lines.

\_

<sup>1:</sup> The second CAN interface is only available on the C167CS controller (refer to the User's Manual and Data Sheet).

<sup>2:</sup> The feature that reroutes CAN signals to port P8 is only available on the C167CS controller.

The following configurations are possible:

| Flash Addressing                                    | J3     |
|-----------------------------------------------------|--------|
| If Flash memory is < 2 MB, then P4.4 is used as a   | open*  |
| standard I/O or as CAN1 receive line <sup>1</sup> . |        |
| If Flash memory is > 2 MB, then P4.4 serves as A20  | closed |
| for addressing the Flash (CAN receive line must be  |        |
| connected at Port P8) <sup>2</sup> .                |        |

<sup>\* =</sup> Default setting

Table 5: J3 Addressing the Flash

#### 3.4 J4, J5 A/D Reference Voltage

The A/D converter on the phyCORE-167CR/167CS requires an upper and lower reference voltage connected at pins 37 and 38 ( $V_{AREF}$ ,  $V_{AGND}$ ). The reference voltage source can be selected using Jumpers J4 and J5.

| A/D Reference Voltage Source                               | J4      | J5                |
|------------------------------------------------------------|---------|-------------------|
| Selection                                                  |         |                   |
| External reference voltage source                          | open    | open <sup>3</sup> |
| $(V_{AREF} \text{ at } X1D50, V_{AGND} \text{ at } X1D39,$ |         |                   |
| X1D44 and X1D49)                                           |         |                   |
| V <sub>AREF</sub> derived from voltage supply              | closed* |                   |
| VCC                                                        |         |                   |
| V <sub>AGND</sub> derived from digital ground              |         | closed*           |
| GND potential                                              |         |                   |

#### \* = Default setting

Table 6: J4, J5 A/D Converter Reference Voltage

<sup>1:</sup> The second CAN interface is only available with Infineon's C167CS controller (refer to the microcontroller User's Manual and Data Sheet for further information).

<sup>2:</sup> The feature of rerouting CAN signals to port P8 is only available with Infineon's C167CS controller.

<sup>3:</sup> These pins are solely connected to GND of the Development Board when using the phyCORE module on a phyCORE Development Board HD200. It is not possible to attach an external GND potential in this configuration.

#### 3.5 J6 Oscillator Watchdog / On-Chip Flash

Depending on the type of microcontroller that populates the phyCORE module, the controller pin 84 has various functions. When using the C167CR, pin 84 controls the oscillator Watchdog. In contrast, when a microcontroller with on-chip Flash populates the module, pin 84 connects the programming voltage. Furthermore, controller pin 84 also affects the reset behavior of the microcontroller used on the module. Jumper J6 activates these functions as described in the table below.

The following configurations are possible:

| Function of Pin 84                                  | <b>J</b> 6 |
|-----------------------------------------------------|------------|
| Activates oscillator Watchdog of the C167CR         | open*      |
| Disables oscillator Watchdog of the C167CR          | 2 + 3      |
| Connects VPP (12 V) at pin 84 for programming of    | 1 + 2      |
| the on-chip Flash                                   |            |
| <b>Note:</b> This configuration must not be used in |            |
| conjunction with an Infineon C167 derivative!       |            |
| Connects the reset circuitry R39/C18 to pin 84      | 2 + 4      |
| <b>Note:</b> This configuration must not be used in |            |
| conjunction with an Infineon C167 derivative!       |            |

<sup>\* =</sup> Default setting

Table 7: J6 Activating the Oscillator Watchdog

#### 3.6 J7, J8 Use of the External UART

An optional UART can populate the phyCORE-167CR/167CS at U7. This configuration allows use of a second serial interface. The controller signal /CS2 activates the external UART. Similar to the C167CR/C167CS' on-chip UART, serial communication via the external UART can be controlled by an interrupt. In this case, the external interrupt 0 at port P2.8 is used. Jumpers J7 and J8 are used to connect /CS2 and port P2.8 (EX0IN) to the corresponding pins on the external UART.

| CC1 C 11   | •                            | C*      | , •    |     | .1 1      |
|------------|------------------------------|---------|--------|-----|-----------|
| The tollow | $\mathbf{x}$ no $\mathbf{c}$ | mtioura | fions: | are | noccible  |
| The follow | wing co                      | mngura  | citons | arc | possible. |

| Port P2.8                                          | J7     |
|----------------------------------------------------|--------|
| P2.8 of the microcontroller is freely available as | open*  |
| standard I/O at phyCORE-connector pin X1B2         |        |
| IRQ of the UART connects to the microcontroller at | closed |
| pin P2.8                                           |        |

| Chip Select /CS2                                     | J8     |
|------------------------------------------------------|--------|
| /CS2 of the microcontroller is freely available at   | open*  |
| phyCORE-connector pin X1B6                           |        |
| /CS2 of the microcontroller connects to the external | closed |
| UART                                                 |        |

<sup>\* =</sup> Default setting

Table 8: J7, J8 Control Signals for Optional External UART

#### 3.7 J9, J10 Configuration of P3.3, P3.4 for I<sup>2</sup>C Bus

The phyCORE-167CR/167CS is equipped with a Real-Time Clock at U10 and a serial EEPROM/FRAM at U9. Both the Real-Time Clock and the serial EEPROM/FRAM are accessed by means of an I<sup>2</sup>C interface. With Jumpers J9 and J10, this interface can be connected to port pins P3.3 and P3.4. Use of these pins as standard I/O lines requires opening of the corresponding jumpers.

The following configurations are possible:

| I <sup>2</sup> C Bus Configuration     | J10     | <b>J9</b> |
|----------------------------------------|---------|-----------|
| Port P3.3 used as I/O pin at X1A46     | open    |           |
| Port P3.3 used as I <sup>2</sup> C SDA | closed* |           |
| Port P3.4 used as I/O pin at X1B46     |         | open      |
| Port P3.4 used as I <sup>2</sup> C SCL |         | closed*   |

#### \* = Default setting

Table 9: J9, J10 I<sup>2</sup>C Bus Configuration

#### 3.8 J11 RTC Interrupt Output

Jumper J11 determines whether the interrupt output of the RTC (U10) is connected to port pin P2.9 of the microcontroller. If Jumper J11 remains open, P2.9 can be used as a port pin at X1A3.

The following configurations are possible:

| Port P2.9 Configuration         | J11     |
|---------------------------------|---------|
| Port P2.9 as I/O pin at X1A3    | open    |
| Port P2.9 as /INT input for RTC | closed* |

<sup>\* =</sup> Default setting

Table 10: J11 RTC Interrupt Configuration

#### 3.9 J12 Write Protection of EEPROM/FRAM

Various types of EEPROM/FRAM can populate space U9. Some of these devices provide a write protection function. Closing Jumper J12 at postion 1+2 connects pin 7 of the serial EEPROM/FRAM with VCC and thus activates write protection. If the write protection function has to be disabled, then leave Jumper J12 closed at pads 2+3.

The following configurations are possible:

| Write Protection EEPROM/FRAM    | J12    |
|---------------------------------|--------|
| Write protection of EEPROM/FRAM | 2 + 3* |
| deactivated                     |        |
| Write protection of EEPROM/FRAM | 1 + 2  |
| activated                       |        |

<sup>\* =</sup> Default setting

Table 11: J12 Write Protection of EEPROM/FRAM

#### 3.10 J13, J14, J26 Second Serial Interface Configuration

Jumpers J13, J14 and J26 enable selection of the signal source of the second serial interface. As an alternate to the software-emulated interface at port pins P3.0 and P3.1 of the controller, an optional external UART can be installed on the phyCORE-167CR/167CS at U7. With the implementation of the external UART, the port pins can be used as standard I/O pins at X1A44 (P3.0) and X1A45 (P3.1).

The following configurations are possible:

| <b>RS-232 Interface Configuration</b> | J13    | J14    | <b>J26</b> |
|---------------------------------------|--------|--------|------------|
| P3.0 and P3.1 connect to RS-232       | 1 + 2* | 3 + 4* | 1 + 2*     |
| transceiver for software-emulated     |        |        |            |
| second serial interface               |        |        |            |
| UART U7 connect to RS-232             | 2 + 3  | 2 + 4  | 1 + 2      |
| transceiver providing a real second   |        |        |            |
| interface                             |        |        |            |
| TTL level signals from UART U7        | open   | 1 + 2  | 2 + 3      |
| routed to Molex connector X1          |        |        |            |

<sup>\* =</sup> Default setting

Table 12: J13, J14 Second Serial Interface Configuration

#### 3.11 J15 Address of the Serial EEPROM/ FRAM

Jumper J15 configures the serial EEPROM/FRAM address. The default configuration (J15 = 2+3) sets the address to 0xA8.

The following configurations are possible:

| EEPROM/FRAM Address | J15    |
|---------------------|--------|
| 0xA8                | 2 + 3* |
| 0xAC                | 1 + 2  |

<sup>\* =</sup> Default setting

Table 13: J15 EEPROM/FRAM Address Configuration

#### 3.12 J16, J17, J18, J19 CAN Interfaces

The first CAN interface of the phyCORE-167CR/167CS is available at the port pins P4.5 (CAN1Rx) and P4.6 (CAN1Tx, as well as CAN2Tx<sup>1</sup>). The second CAN<sup>2</sup> interface is located at port pins P4.4 (CAN2Rx) and P4.7 (CAN2Tx, as well as CAN1Rx or CAN2Rx<sup>1</sup>). These signals extend to the two CAN transceivers at U11 and U12 (PCA82C251, alternately Si9200EY). The CAN transceivers generate the corresponding CANH0, CANL0, CANH1, and CANL1 signals. These signals can be directly connected to a CAN dual-wire bus. Generation of the CAN signals requires closing the solder Jumpers J16, J17, J18, and J19.

Direct access to the CAN1Rx, CAN1Tx, CAN2Rx and CAN2Tx signals is also available at the module's X1 Molex connector if soldering jumpers J16, J17, J18 and J19 are open. This enables use of an external CAN transceiver.

In order to utilize the full 16 MB linear address space of the microcontroller, the CAN interface signals can be optionally routed to port 8<sup>3</sup>. In this case Jumpers J16 - J19 must be set at positions 1+2. Please refer to the Infineon C167 User's Manual/Data Sheet for details on the functions and features of controller signals and port pins.

#### **Note:**

If the C167CR controller populates the phyCORE module, using the CAN interface reduces the available address space to 1 MB for each /CS signal.

\_

<sup>1:</sup> The C167CS allows for optional use of various CAN signals on this port. Configuration is made using the SFR (special function register) PCIR. When using the on-board CAN transceivers we recommend to use the signals as indicated in the table below.

<sup>2:</sup> The second CAN interface is only available with Infineon's C167CS controller.

<sup>3:</sup> The feature of rerouting CAN signals to port P8 is only available with Infineon's C167CS controller.

**Caution:** Ensure correct configuration of the bit field IPC (in controller register PCIR) to allow proper use of the CAN interface (*refer to the microcontroller User's Manual and Data Sheet for further information*).

The following CAN interface configurations are possible:

| Interface CAN1             | J16    | J17    |
|----------------------------|--------|--------|
| P4.5 (CAN1Rx)              | 2 + 3* | 2 + 3* |
| P4.6 (CAN1Tx)              |        |        |
| P8.0 (CAN1Rx)              | 1 + 2  | 1 + 2  |
| P8.1 (CAN1Tx) <sup>1</sup> |        |        |

| Interface CAN2 <sup>2</sup> | J18    | J19    |
|-----------------------------|--------|--------|
| P4.4 (CAN2Rx)               | 2 + 3* | 2 + 3* |
| P4.7 (CAN2Tx)               |        |        |
| P8.2 (CAN2Rx)               | 1 + 2  | 1 + 2  |
| P8.3 (CAN2Tx) <sup>1</sup>  |        |        |

<sup>\* =</sup> Default setting

Table 14: J16, J17, J18, J19 CAN Interface Configuration

#### 3.13 J20 Remote Download Source

Space U8 on the module is intended to be populated by a Remote Supervisory Chip<sup>3</sup>. This IC can initiate a boot sequence via various serial interfaces (*refer to section 6*). Jumper J20 is reserved for future use and remains open as default.

The following configurations are possible:

| <b>Download Source</b> | J20   |
|------------------------|-------|
| not available          | open* |
| Port P3.11 / RxD0      | 2 + 6 |
| Port P3.1 / RxD1       | 1 + 2 |
| Port CAN1Rx            | 3 + 5 |
| Port CAN2Rx            | 3 + 4 |

<sup>\* =</sup> Default setting

Table 15: J20 Remote Download Source Configuration

<sup>1:</sup> Rerouting CAN signals to port P8 is only available with Infineon's C167CS controller. **Caution:** Ensure correct configuration of the bit field IPC (in controller register PCIR) to allow proper use of the CAN interface (*refer to the microcontroller User's Manual and Data Sheet for further information*).

<sup>2:</sup> The second CAN interface is only available with Infineon's C167CS controller.

<sup>3:</sup> This feature is under development and not available at this time.

## 3.14 J21, J22 Serial Interface

Jumper J21 and J22 connect the signals of the first asynchronous serial interface to the on-board RS-232 transceiver (U6). The interface available with RS-232 level signals are then at the phyCORE-connector pins X1D22 (RxD0) and X1D23 (TxD0). If the jumpers are opened, the applicable controller pins P3.10 and P3.11 can be used with their alternative functions or the serial interface signals are available with their TTL level at phyCORE-connector pins X1D17 and X1D16.

#### Note:

These jumpers must remain closed on the phyCORE-167CR/167CS. If they are open, no serial communication is possible, hence PHYTEC FlashTools or the BOOT monitor will not function properly.

If the jumpers are closed we recommend **not** to use the interface signals with their TTL level as this will cause damage to the on-board components.

| Signal Quality                       | J21     | J22     |
|--------------------------------------|---------|---------|
| TxD0 and RxD0 carry RS-232 level     | closed* | closed* |
| P3.10 and P3.11 available as I/O pin | open    | open    |
| or TxD0 and RxD0 interface signals   |         |         |
| with TTL level                       |         |         |

<sup>\* =</sup> Default setting

Table 16: J21, J22 First Serial Interface Configuration

# 3.15 J23, J24 Microcontroller Supply Voltage

Jumper J23 and J24 connect certain controller pins to their required supply potential.

## Note:

Jumper J23 and J24 must be closed in conjunction with the Infineon C167CR or C167CS Microcontroller.

| <b>VCC Pin Connection</b> | J23               | J24               |
|---------------------------|-------------------|-------------------|
| VCC connected to          | closed*1          | closed*1          |
| controller pins           |                   |                   |
| C16 and C17 function      | open <sup>2</sup> | open <sup>2</sup> |
| as bypass capacitors      |                   |                   |

<sup>\*</sup> Default setting phyCORE-167CR/167CS

Table 17: J23, J24 Configuration VCC Pins Microcontroller

## 3.16 J25 Flash Write Protection

Jumper J25 configures the write protection pin of the Flash device at U1. If Jumper J25 is closed, certain Flash sectors are write-protected depending on the Flash device populating U1. Refer to the applicable Flash device's users manual/datasheet for details.

The following configurations are possible:

| Flash Protection                          | J25    |
|-------------------------------------------|--------|
| No Flash write protection                 | open*  |
| Write protection for applicable           | closed |
| Flash sectors (refer to Flash data sheet) |        |

<sup>\* =</sup> Default setting

Table 18: J25 Flash Write Protection Configuration

Must not be used on phyCORE-167CR/167CS!

# 4 System Configuration

Following a hardware or software reset, the microcontroller starts program execution from address 00:0000H. At this address a jump instruction to an application-specific initialization routine is located. This routine configures certain features of the microcontroller. Initialization is carried out in a privileged mode and completed by an EINIT instruction. After that, access to specific registers and execution of certain instructions are limited.

Although most features of the C167CR/C167CS microcontroller are configured and/or programmed during the initialization routine, other features, which influence program execution, must be configured prior to initialization.

## 4.1 System Startup Configuration

The system startup configuration sets the features of the microcontroller that have a direct influence on program execution and, hence, the correct execution of the initialization routine as well. Of particular importance to the system startup configuration are the characteristics of the external bus interface which supports the module's memory (for example data width, multiplexed- or demultiplexed mode).

During the system startup configuration, certain pins comprising port P0 are latched by the controller during the reset procedure. The signal level on the corresponding input pins configures the resulting characteristics of the controller. The system startup configuration can be set by connecting desired pins at port 0 with a pull-down resistor (resulting in logical 0), or by leaving the connections open (resulting in logical 1).

A 4.7 k $\Omega$  pull-down resistor is recommended, although the resistor value is also dependent upon the external circuitry that is connected to the data bus of the module.

The individual pins of port P0 have the following functions:

|        | Function of port P0 during system reset (high byte) |        |            |     |     |            |        |
|--------|-----------------------------------------------------|--------|------------|-----|-----|------------|--------|
| Bit H7 | Н6                                                  | H5     | H4         | НЗ  | H2  | H1         | Bit H0 |
| CLKCFG |                                                     | SALSEL |            | CSS | SEL | WRC        |        |
| R31,   | R29,                                                | R28    | R27        | R26 | R25 | <i>R24</i> | R23    |
| 1      | 1                                                   | 1      | $O(1^{1})$ | ) 0 | 0   | 0          | 0      |

|                     | Function of port P0 during system reset (low byte) |         |    |         |         |         |         |
|---------------------|----------------------------------------------------|---------|----|---------|---------|---------|---------|
| Bit L7              | L6                                                 | L5      | L4 | L3      | L2      | L1      | Bit L0  |
| BUSTYP SMOD R22 R21 |                                                    |         |    | ADP     | EMU     |         |         |
| 1                   |                                                    | Pin 21B |    | Pin 20B | Pin 20A | Pin 19A | Pin 18B |

Table 19: Functional Settings on Port P0 for System Startup Configuration

In order to ensure proper functioning of the microcontroller, reserved pins must remain at high-level (logical 1).

Configuration on these pins must not be changed.

\_

On modules with a memory configuration featuring 2 MB Flash memory (PCM-009-x3x) the register SALSEL must be configured with the values 1 (H4) 0 (H3).

The following table provides detailed comments to these system startup functions:

| Name   | Value         | Function                       | Comment             |
|--------|---------------|--------------------------------|---------------------|
| CLKCFG | 1 1 1*        | CPU clock = ext. clock * 4     | defines CPU clock   |
|        | 110           | CPU clock = ext. clock * 3     |                     |
|        | 101           | CPU clock = ext. clock * 2     |                     |
|        | 100           | CPU clock = ext. clock * 5     |                     |
|        | 011           | CPU clock = ext. clock * 1     |                     |
|        | $0\ 1\ 0^{1}$ | CPU clock = ext. clock $*$ 1.5 |                     |
|        | $0\ 0\ 1^{1}$ | CPU clock = ext. clock $*$ 0.5 |                     |
|        | $0\ 0\ 0^{1}$ | CPU clock = ext. clock $*$ 2.5 |                     |
| SALSEL | 1 1           | address lines A16A17,          | defines function of |
|        |               | I/O pins P4.2P4.7              | port pins P4.0P4.7  |
|        | $1 \ 0^{23}$  | address lines A16A23,          |                     |
|        |               | no I/O pins                    |                     |
|        | 0 1           | no address lines,              |                     |
|        |               | I/O pins P4.0P4.7              |                     |
|        | $0 \ 0^2$     | address lines, A16A19,         |                     |
|        |               | I/O pins P4.4P4.7              |                     |
| CSSEL  | 1 1           | Chip Selects /CS0/CS4,         | defines function of |
|        |               | no I/O pins                    | port pins P6.0P6.4  |
|        | 1 0           | no Chip Selects,               |                     |
|        |               | I/O pins P6.0P6.4              |                     |
|        | 0 1           | Chip Selects /CS0/CS1,         |                     |
|        |               | I/O pins P6.2P6.4              |                     |
|        | 0.0           | Chip Selects /CS0/CS2,         |                     |
|        |               | I/O pins P6.3P6.4              |                     |
| WRC    | 1             | /WR and /BHE                   | defines function of |
|        | 0*            | /WRL and /WRH                  | pins /WR and P3.12  |

1: These configurations are only possible with an Infineon C167CS.

<sup>2:</sup> On modules with a memory configuration featuring 2 MB Flash memory (PCM-009-x3x) the register SALSEL must be configured with the values 1 (H4) 0 (H3).

<sup>3:</sup> **Note:** If the C167CR controller populates the phyCORE module, using the CAN interface reduces the available address space to 1 MB for each /CS signal.

| Name   | Value | Function                  | Comment            |
|--------|-------|---------------------------|--------------------|
| BUSTYP | 1 1   | 16-bit multiplexed bus    | defines bus inter- |
|        |       |                           | face               |
|        | 10    | 16-bit demultiplexed bus  | for /CS0           |
|        |       | _                         | (BUSCON0)          |
|        | 0 1   | 8-bit multiplexed bus     |                    |
|        | 0 0   | 8-bit demultiplexed bus   |                    |
| BSL    | 1     | Bootstrap loader inactive |                    |
|        | 0     | Bootstrap loader active   |                    |
| ADP    | 1     | adapter mode inactive     |                    |
|        | 0     | adapter mode active       |                    |
| EMU    | 1     | emulation mode inactive   |                    |
|        | 0     | emulation mode active     |                    |

Table 20: System Startup Configuration Registers

Default system startup configuration of the phyCORE-167CR/167CS

The initial setting of the system startup configuration can be modified during the initialization routine. Certain functions can not be configured during startup, such as selection of the number of wait states for individual memory devices and Chip Select signals, as well as the location of these devices within the controller's address space.

Several software development tools utilize a special file which allows easy definition of system settings. This configuration file can be easily included in the translation and link procedures (such as the *start167.a66* used within the Keil software development tool chain).

# 5 Memory Models

The C167CR/C167CS controller provides up to five Chip Select signals at port P6 for easy selection of external peripherals or memory banks. Depending on the number of memory devices installed on the phyCORE-167CR/167CS, as well as the availability of the optional UART, up to three Chip Select signals are used internally. /CSO (P6.0) selects the Flash memory installed on U1 with a total memory of either 256 kByte, 512 kByte, 1 MB or 2 MB. The external data memory consists of the one RAM bank at U2/U3. These spaces can house memory devices of 128 kByte or 512 kByte in an SO28-32 package. /CS1 (P6.1) selects the RAM bank on U2/U3. /CS2 (P6.2) selects the optional UART at U7.

The Chip Select signals must be enabled during reset (refer to section 4). The assignment of the Chip Select signals to specific address areas is done with the corresponding ADDRESELx and BUSCONx register. Note that ADDRESELx must be configured prior activating of the Chip Select signal with register BUSCONx. Ensure that the memory areas do not overlap in order to avoid conflicts when accessing the desired code or data memory. Program code must remain accessible via /CS0.

Prior to definition of the ADDRESELx and the BUSCONx register, only /CS0 (P6.0 connected to Flash bank 0) is active in the entire address space and remains active for all areas not assigned to another Chip Select signal.

By configuring the memory cycle wait state (Tc = 50 ns) and the read/write delay it is possible to use memory devices with access times up to 100 ns at a bus cycle time of 150 ns. To run the controller without wait state, memory devices with 55 ns access time must be installed. In this case, the bus cycle time is 100 ns. The read/write delay should be always active (refer to the C167CR/C167CS User's Manual for more information).

The following paragraph contains important information on timing characteristics. All information refers to a C167CR/C167CS controller with a 16-bit bus, demultiplexed, at 20 MHz CPU clock time ( $F_{osz}$ ).

```
Tc = 50 ns * wait state control (MCTC in BUSCON)
Tf = 50 ns * tristate control (MTTC in BUSCON).
```

```
addresses stable until data valid:
                                          max. 70 ns + Tc
                                                             SR^1
                                          max. 55 ns + Tc
                                                             SR^1
/RD low until data valid:
                                                             SR^1
/RD low until data valid (rd/wr delay):
                                          max. 30 ns + Tc
                                                             SR^1
/RD high until databus high-Z:
                                          max. 15 ns + Tf
                                                             SR^1
/RD high until data high-Z (rd/wr delay): max. 35 ns + Tf
                                                             SR^1
/CSx until data valid:
                                          max. 55 ns + Tc
/RD and /WR low:
                                          min. 65 ns + Tc
                                                             CC^2
                                                             CC^2
/RD and /WR low (rd/wr delay):
                                          min. 40 ns + Tc
                                                              CC^2
                                          min. 25 ns + Tc
data valid until /WR high:
                                                             CC^2
/WR high until data invalid:
                                          \min. 15 ns + Tf
```

The following examples contain two configurations of the controller's memory areas given the standard memory devices populating the phyCORE-167CR/167CS. These examples match the needs of most standard applications.

<sup>1:</sup> SR = System Time (external circuitry must meet this timing criteria)

<sup>&</sup>lt;sup>2</sup>: CC = Controller Characteristic (the controller ensures this time for external peripheral circuitry)

## Example a)

ADDRESEL1: 0406h = address range 04:0000h - 07:FFFFh

(256 kByte RAM bank on U2/U3)

ADDRESEL2: 0800h = address range 08:0000h - 08:0FFFh

(4 kByte address space for ext. UART)

ADDRESEL3<sup>1</sup>: 0816h = address range 08:1000h - 0C:FFFFh

(256 kByte free I/O area)

ADDRESEL41: 0C16h = address range 0C:1000h - 10:0FFFh

(256 kByte free I/O area)

BUSCON0: 04AFh: bus active for /CS0 (Flash bank U1)
BUSCON1: 04AFh: bus active for /CS1 (RAM bank U2/3)

BUSCON2: 042Fh: bus active for /CS2 (ext. UART)
BUSCON3¹: 068Fh: bus active for /CS3 (free I/O)
BUSCON4¹: 068Ch: bus active for /CS4 (free I/O)

BUSCON0-2: for all 55 ns memory devices (0 wait states, read/write delay, no

tristate, short ALE, 16-bit demultiplexed)

BUSCON3,4: for free I/O area (3 wait states, read/write delay, tristate wait

300 ns, long ALE, 16-bit demultiplexed)

## Example b)

ADDRESEL1: 0006h = address range 00:0000h - 03:FFFFh

(256 kByte RAM bank on U2/3)

ADDRESEL2: 0806h = address range 08:0000h - 08:0FFFh

(4 kByte address space for external UART)

ADDRESEL3<sup>1</sup>: 0816h = address range 08:1000h - 0C:0FFFh

(256 kByte free I/O)

ADDRESEL41: 0C16h = address range 0C:1000h - 10:0FFFh

(256 kByte free I/O)

BUSCON0: 04AFh: bus active for /CS0 (Flash bank U1)
BUSCON1: 04AFh: bus active for /CS1 (RAM bank U2/3)
BUSCON2: 042Fh: bus active for /CS2 (external UART)

BUSCON3<sup>1</sup>: 068Ch: bus active for /CS3 (free I/O) BUSCON4<sup>1</sup>: 068Ch: bus active for /CS4 (free I/O)

BUSCON0-2: for all 55 ns memory devices active (0 wait states, read/write de-

lay, no tristate, short ALE, 16-bit demultiplexed)

BUSCON3,4: for free I/O area (3 wait states, read/write delay, tristate, long

ALE, 16-bit demultiplexed)

\_

<sup>1: /</sup>CS3 and /CS4 are not active in the standard configuration of the phyCORE-167CR/167CS. In order to use these signals, resistors R24 and R25 must be removed (*refer to section 4.1*).

| _                  | Example a)                               |                        | Example b)                               |  |
|--------------------|------------------------------------------|------------------------|------------------------------------------|--|
| FF:FFFFh 10:1000h  | P6.0 (/CS0) memory image of Flash Bank 1 | FF:FFFFh [<br>10:1000h | P6.0 (/CS0) memory image of Flash Bank 1 |  |
| 10:0FFFh           | 256 kByte I/O                            | 10:0FFFh               | 256 kByte I/O                            |  |
| 0C:1000h           | P6.4 (/CS4)                              | 0C:1000h               | P6.4 (/CS4)                              |  |
| OC:0FFFh           | 256 kByte I/O                            | OC:0FFFh               | 256 kByte I/O                            |  |
| 08:1000h           | P6.3 (/CS3)                              | 08:1000h               | P6.3 (/CS3)                              |  |
| 08:0FFFh           | 8:0FFFh 4 kByte external UART            |                        | 4 kByte<br>external UART                 |  |
| 08:0000h           | P6.2 (/CS2)                              | 08:0000h               | P6.2 (/CS2)                              |  |
| 07:FFFFh 256 kByte |                                          | 07:FFFFh               | 256 kByte                                |  |
|                    | RAM Bank U2/U3                           |                        | FLASH Bank U1                            |  |
| 04:0000h           | P6.1 (/CS1)                              | 04:0000h               | P6.0 (/CS0)                              |  |
| 03:FFFFh           | 256 kByte                                | 03:FFFFh               | 256 kByte                                |  |
|                    | FLASH Bank U1                            |                        | RAM Bank U2/U3                           |  |
| 00:0000h           | P6.0 (/CS0)                              | 00:0000h               | P6.1 (/CS1)                              |  |

Figure 6: Memory Model Examples

# 5.1 Bus Timing

To enable connection of external memory components, the BUSCON register should be configured as follows:

BUSCONx: 04AEh:

- 1 wait state
- read/write delay
- no tristate
- short ALE
- 16-bit demultiplexed
- address /CSx active

This configuration is valid for all memory devices on the phyCORE-167CR/167CS with up to 70 ns access time. It activates a wait state and the read/write delay. The configuration of one wait state (1 wait state: Tc = 50 ns) and a read/write delay supports memory devices with up to 70 ns access time with a bus cycle of 150 ns.

## 6 Serial Interfaces

### 6.1 RS-232 Interface

One RS-232 transceiver is located on the phyCORE-167CR/167CS at U6. This device converts the signal levels for the P3.11/RxD0 and P3.10/TxD0 lines, as well as those of the second serial interface, P3.1/RxD1 and P3.0/TxD1 from TTL level to RS-232 level. Use of the optional UART on U7 requires changing the jumper settings for J13 and J14 to 2+3 (*refer to section 3.10*) in order to route the RxD and TxD signals to the transceiver. As an alternative, a second RS-232 interface can be established by software emulation on port P3.0 and P3.1 with J13 and J14 closed at position 2+3.

The RS-232 interface enables connection of the module to a COM port on a host-PC. In this instance the RxD0 line of the transceiver is connected to the TxD line of the COM port; while the TxD0 line is connected to the RxD line of the COM port. The Ground potential of the phyCORE-167CR/167CS circuitry needs to be connected to the applicable Ground pin on the COM port as well.

The microcontroller's on-chip UART does not support handshake signal communication. However, depending on user needs, handshake communication can be software emulated using port pins on the microcontroller. Use of an RS-232 signal level in support of handshake communication requires use of an external RS-232 transceiver not located on the module.

If the module is populated with a UART device at U7, a supplemental RS-232 transceiver can be mounted at position U5. This latter device enables RS-232 signal conversion of the handshake signals supported by the external UART.

#### Note:

Jumpers J21 and J22 must remain closed on the phyCORE-167CR/167CS. If they are open, no serial communication is possible, hence PHYTEC FlashTools or the BOOT monitor will not function properly.

#### **6.2 CAN Interface**

phyCORE-167CR/167CS is designed house CAN transceivers at U11 and U12 (either PCA82C251 or Si9200EY). The CAN bus transceiver devices support signal conversion of the receive CAN transmit (CANTx) and (CANRx)lines. CAN transceiver supports up to 110 nodes on a single CAN bus. Data transmission occurs with differential signals between CANH and CANL. A Ground connection between nodes on a CAN bus is not required, yet is recommended to better protect the network from electromagnetic interference (EMI). In order to ensure proper message transmission via the CAN bus, a 120 Ohm termination resistor must be connected to each end of the CAN bus.

For larger CAN bus systems, an external opto-coupler should be implemented to galvanically separate the CAN transceiver and the phyCORE-167CR/167CS. This requires the CANTx and CANRx lines to be separated from the on-board CAN transceivers by opening Jumpers J16, J17, J18, and J19. For connection of the CANTx and CANRx lines to an external transceiver we recommend using a Hewlett Packard HCPL06xx or a Toshiba TLP113 HCPL06xx fast opto-coupler. Parameters for configuring a proper CAN bus system can be found in the DS102 norms from the CiA¹ (CAN in Automation) User and Manufacturer's Interest Group.

#### Note:

If the C167CR controller populates the phyCORE module, using the CAN interface reduces the available address space to 1 MB for each /CS signal.

<sup>:</sup> CiA: CAN in Automation. Founded in March 1992, CiA provides technical, product and marketing information with the aim of fostering Controller Area Network's image and providing a path for future developments of the CAN protocol.

## 7 The Real-Time Clock RTC-8563 (U10)

For real-time or time-driven applications, the phyCORE-167CR/167CS is equipped with an RTC-8563 Real-Time Clock at U10. This RTC device provides the following features:

- Serial input/output bus (I<sup>2</sup>C)
- Power consumption

Bus active: max. 50 mA Bus inactive, CLKOUT = 32 kHz : max. 1.7  $\mu$ A Bus inactive, CLKOUT = 0 kHz : max. 0.75  $\mu$ A

- Clock function with four year calendar
- Century bit for year 2000-compliance
- Universal timer with alarm and overflow indication
- 24-hour format
- Automatic word address incrementing
- Programmable alarm, timer and interrupt functions

If the phyCORE-167CR/167CS is equipped with a battery, the Real-Time Clock runs independently of the board's power supply.

Programming the Real-Time Clock is done via the  $I^2C$  bus (address 0 x A2 = 1010001), which is connected to port P3.4 (SCL) and port P3.3 (SDA). The Real-Time Clock also provides an interrupt output that extends to port P2.9 via Jumper J11. An interrupt occurs in case of a clock alarm, timer alarm, timer overflow and event counter alarm. An interrupt must be cleared by software. With the interrupt function, the Real-Time Clock can be utilized in various applications. For more information on the features of the RTC-8563, refer to the corresponding Data Sheet.

#### Note:

After connection of the supply voltage, or after a reset, the Real-Time Clock generates **no** interrupt. The RTC must first be initialized (*see RTC Data Sheet for more information*)

## 8 Serial EEPROM/FRAM (U9)

The phyCORE-167CR/167CS is populated with a non-volatile memory with a serial interface (I<sup>2</sup>C interface) to store configuration data. According to the memory configuration of the module, an EEPROM (4 to 32 kByte) or FRAM can be mounted at U9.

A description of the  $I^2C$  memory protocol of the specific memory component at U9 can be found in the respective Data Sheet.

Table 21 gives an overview of the memory components that can be used at U9 at the time of printing of this manual.

| <b>Device Type</b> | Size     | Component | Manufacturer        |
|--------------------|----------|-----------|---------------------|
| EEPROM             | 4 kByte  | 24WC32    | Catalyst, Microchip |
|                    | 8 kByte  | 24WC64    | Catalyst, Microchip |
|                    | 32 kByte | 24WC256   | Microchip           |
| FRAM               | 512 Byte | FM24C04   | Ramtron             |
|                    | 8 kByte  | FM24C64   | Ramtron             |

Table 21: Memory Device Options for U9

Various available EEPROM/FRAM types provide a write protection function<sup>1</sup>. Jumper J12 is used to activate this function. If this jumper is closed, then pin 7 of the serial EEPROM/FRAM is connected to VCC. *Refer to section 3.9* for details on jumper settings for J12.

Jumper J15 configures the address of the serial EEPROM/FRAM. The default configuration (J15 = 2+3) sets the address to 0xA8. *Refer to section 3.11* for details on jumper settings for J15.

<sup>1:</sup> Refer to the corresponding EEPROM/FRAM Data Sheet for more information on the write protection function.

# 9 Remote Supervisory Chip (U8)

Space U8 is intended to be populated by a Remote Supervisory Chip<sup>1</sup>. This IC can initiate a boot sequence via a serial interface, such as RS-232 or CAN. The RSC can start the PHYTEC FlashTools without requiring a manual release of the boot sequence on the phyCORE module applied via a BOOT jumper or button. This enables a remote controlled software update of the on-board Flash device.

This function can be controlled by various interfaces. Solder Jumper J20 configures the remote download source. The Remote Supervisory Chip is under development and not available at this time. Accordingly, Jumper J20 remains open in the default configuration. Refer to section 3.13 for details on jumper settings for J20.

This feature will be available on future phyCORE modules.

<sup>1:</sup> This feature is under development and not available at this time.

# 10 Flash Memory (U1)

Use of Flash as non-volatile memory on the phyCORE-167CR/167CS provides an easily reprogrammable means of code storage. The following Flash devices can populate the phyCORE-167CR/167CS:

- 29F200 with 1\* 16 kByte, 2\* 8 kByte, 1\* 32 kByte, 3\* 64 kByte
- 29F400 with 1\* 16 kByte, 2\* 8 kByte, 1\* 32 kByte, 7\* 64 kByte
- 29F800 with 1\* 16 kByte, 2\* 8 kByte, 1\* 32 kByte, 15\* 64 kByte
- 29F160 with 1\* 16 kByte, 2\* 8 kByte, 1\* 32 kByte, 31\* 64 kByte

These Flash devices are programmable with 5 V. No dedicated programming voltage is required.

Use of a Flash device as the only code memory results in no or only a limited usability of the Flash memory as non-volatile memory for data. This is due to the internal structure of the Flash device as, during the Flash-internal programming process, the reading of data from Flash is not possible. Hence, for Flash programming, program execution must be transferred out of Flash (such as into von Neumann RAM). This usually equals the interruption of a "normal" program execution cycle.

As of the printing of this manual, Flash devices generally have a life expectancy of at least 100.000 erase/program cycles.

# 11 Battery Buffer and Voltage Supervisor Chip (U13)

The battery that buffers the memory is not essential to the functioning of the phyCORE-167CR/167CS. However, this battery buffer embodies an economical and practical means of storing non-volatile data. It is necessary to preserve data from the Real-Time Clock in case of a power failure.

The VBAT input at pin X1C6 of the board is provided for connecting the external battery. The negative polarity pin on the battery must be connected to GND on the phyCORE-167CR/167CS. As of the printing of this manual, a lithium battery is recommended as it offers relatively high capacity at low discharge. In the event of a power failure at VCC, the RAM memory and the RTC will be buffered by a connected battery via VBAT. The RTC and the SRAM devices are generally supplied via VPD in order to preserve data by means of the battery back-up in the absence of a power supply via VCC.

The back-up battery is designed to buffer only SRAM devices as installed in the standard configuration of the module. The standard SRAM device has a power consumption of 1  $\mu$ A in Power Down mode. When installing a different SRAM device, ensure that the current draw in Power Down mode does not exceed 1  $\mu$ A. Faster SRAMs have an increased power consumption that can cause fast battery discharge.

Power consumption depends on the installed components and memory size (see section 12, "Technical Specifications").

#### Note:

Be advised that despite the battery buffer, changes in the data content within the RAM can occur. The battery buffer does not completely remove the danger of data destruction.

The Voltage Supervisor Chip populating U13 controls switching between VCC supply and the back-up battery. Furthermore, the Voltage Supervisor Chip is used to generate a definite release of a reset signal if the supply voltage VCC drops below 4.65 V. This ensures the proper start-up of the microcontroller. The basic characteristics of this IC are described in the appropriate Data Sheet, which is available on the Spectrum CD.

All pins of the Voltage Supervisor Chip are routed to the phyCORE-connector. The VPD voltage is available on the OUT pin of the Voltage Supervisor Chip. In normal operation mode, this pin is supplied by VCC (via a diode). Additionally, VBAT is routed via the voltage divider R9/R10 to pin PFI. If VBAT = 3.3 V, a voltage of 1.65 V is available at PFI. If the voltage at PFI drops below 1.25 V, the signal /PFO is released. The signals WDI and /PFO are available at the phyCORE-connector pins X1D7 and X1C8.

# 12 Technical Specifications

The physical dimensions of the phyCORE-167CR/167CS are represented in *Figure 7*. The module's profile is ca. 6 mm thick, with a maximum component height of 2.0 mm on the backside of the PCB and approximately 2.5 mm on the front side. The board itself is approximately 1.5 mm thick.



 Tolerance
 a
 b

 in [mm]
 0.20
 0.05

Figure 7: Physical Dimensions

## Additional specifications:

• Dimensions: 60 mm x 53 mm

• Weight: approximately 25 g with all

optional components mounted on

the circuit board

• Storage temperature:  $-40^{\circ}\text{C to } +90^{\circ}\text{C}$ 

• Operating temperature: standard:  $0^{\circ}$ C to  $+70^{\circ}$ C

extended:  $-40^{\circ}$ C to  $+90^{\circ}$ C

• Humidity: 95 % r.F. not condensed

• Operating voltage: 5 V ±5 %, VBAT 3 V ±20 %

• Power consumption: Conditions:

maximum 220 mA VCC = 5 V, VBAT = 0 V,

typical 110 mA 256 kByte RAM, 5 MHz quartz,

 $20^{\circ}\text{C}$ 

typical 2 µA (RAM) 20°C

typ. 1 µA Real-Time Clock

These specifications describe the standard configuration of the phyCORE-167CR/167CS as of the printing of this manual.

Please note that the module storage temperature is only  $0^{\circ}$ C to  $+70^{\circ}$ C if a battery buffer is used for the RAM devices.

# 13 Hints for Handling the phyCORE-167CR/167CS

All C167 compatible controllers (C167CR, C167CS, etc.) can populate the phyCORE-167CR/167CS module at U4. Please note that, if using a C167Cx derivative with an active CAN interface via port 4, only 20 external address lines (A0...A19) and 1 MB of address space is available on the module. These constraints can be avoided by relocating the CAN interface to port 8¹ (see controller User's Manual and Data Sheet for details).

In order to activate the address lines A18...A23 (for more than 256 kByte Flash) the configuration resistors at data lines D12 and D11 of the module must be pulled to GND level (see section 4, "System Configuration").

The address and data bus on the module is not buffered. To connect external components to the data/address bus, as well as the control lines (/RD, /WR), an external buffer (i.e. 74AHCT245) between the modul and the peripheral components should be installed.

The data bus D0...15 (Port 0) should be connected with a  $100 \text{ k}\Omega$  pull-up resistor against VCC. Furthermore, precautions should be taken to allow connection of configuration resistor against GND directly to port 0 (pin 0...15). This enables startup of the C167CR/C167CS in various configurations since these specific pins are latched during reset (see controller User's Manual and section 4, "System Configuration").

The /NMI input is connected with a pull-up resistor (10 k $\Omega$ ) against VCC. This enables activation of the NMI signal by means of a high-low signal transition. This can be realized with a push button (switching to GND) and is useful during software development if e.g. a Monitor program is used (see Monitor User's Manual).

This function is only available with Infineon's C167CS microcontroller.

Removal of various components, such as the microcontroller and the standard quartz, is not advisable given the compact nature of the module. Should this nonetheless be necessary, please ensure that the board as well as surrounding components and sockets remain undamaged while desoldering. Overheating the board can cause the solder pads to loosen, rendering the module inoperable. Carefully heat neighboring connections in pairs. After a few alternations, components can be removed with the solder-iron tip. Alternatively, a hot air gun can be used to heat and loosen the bonds.

# 14 The phyCORE-167CR/167CS on the phyCORE Development Board HD200

PHYTEC Development Boards are fully equipped with all mechanical and electrical components necessary for the speedy and secure start-up and subsequent communication to and programming of applicable PHYTEC Single Board Computer (SBC) modules. Development Boards are designed for evaluation, testing and prototyping of PHYTEC Single Board Computers in labratory environments prior to their use in customer designed applications.

# 14.1 Concept of the phyCORE Development Board HD200

The phyCORE Development Board HD200 provides a flexible development platform enabling quick and easy start-up and subsequent programming of the phyCORE-167CR/167CS Single Board Computer module. The Development Board design allows easy connection of additional expansion boards featuring various functions that support fast and convenient prototyping and software evaluation.

This modular development platform concept is depicted in *Figure 8* and includes the following components:

- The actual **Development Board** (1), which offers all essential components and connectors for start-up including: a power socket enabling connection to an **external power adapter** (2) and **serial interfaces** (3) of the SBC module at DB-9 connectors (depending on the module, up to two RS-232 interfaces and up to two RS-485 or CAN interfaces).
- All of the signals from the SBC module mounted on the Development Board extend to two mating receptacle connectors. A strict 1:1 signal assignment is consequently maintained from the phyCORE-connectors on the module to these expansion connectors. Accordingly, the pin assignment of the expansion bus (4) depends entirely on the pinout of the SBC module mounted on the Development Board.

- As the physical layout of the expansion bus is standardized across all applicable PHYTEC Development Boards, we are able to offer various **expansion boards** (5) that attach to the Development Board at the expansion bus connectors. These modular expansion boards offer **supplemental I/O functions** (6) as well as peripheral support devices for specific functions offered by the controller populating the **SBC module** (9) mounted on the Development Board.
- All controller and on-board signals provided by the SBC module mounted on the Development Board are broken out 1:1 to the expansion board by means of its **patch field** (7). The required connections between SBC module / Development Board and the expansion board are made using **patch cables** (8) included with the expansion board.

Figure 8 illustrates the modular development platform concept:



Figure 8: Modular Development and Expansion Board Concept with the phyCORE-167CR/167CS

The following sections contain specific information relevant to the operation of the phyCORE-167CR/167CS mounted on the phyCORE Development Board HD200. For a general description of the Development Board, please refer to the corresponding Development Board Hardware Manual.

# 14.2 Development Board HD200 Connectors and Jumpers

#### 14.2.1 Connectors

As shown in *Figure 9* the following connectors are available on the phyCORE Development Board HD200:

- X1- low-voltage socket for power supply connectivity
- X2- mating receptacle for expansion board connectivity
- P1- dual DB-9 sockets for serial RS-232 interface connectivity
- P2- dual DB-9 connectors for CAN or RS-485 interface connectivity
- X4- voltage supply for external devices and subassemblies
- X5- GND connector (for connection of GND signal of measuring devices such as an oscilliscope)
- X6- phyCORE-connector enabling mounting of applicable phyCORE modules
- U9/U10- space for an optional silicon serial number chip
- BAT1- receptacle for an optional battery



Figure 9: Location of Connectors on the phyCORE Development Board HD200

Please note that all module connections are not to exceed their expressed maximum voltage or current. Maximum signal input values are indicated in the corresponding controller User's Manual/Data Sheets. As damage from improper connections varies according to use and application, it is the user's responsibility to take appropriate safety measures to ensure that the module connections are protected from overloading through connected peripherals.

## 14.2.2 Jumpers on the phyCORE Development Board HD200

Peripheral components of the phyCORE Development Board HD200 can be connected to the signals of the phyCORE-167CR/167CS by setting the applicable jumpers.

The Development Board's peripheral components are configured for use with the phyCORE-167CR/167CS by means of insertable jumpers. If no jumpers are set, no signals connect to the DB-9 connectors, the control and display units and the CAN transceivers. The Reset input on the phyCORE-167CR/167CS directly connects to the Reset button (S2). *Figure 10* illustrates the numbering of the jumper pads, while *Figure 11* indicates the location of the jumpers on the Development Board.



Figure 10: Numbering of Jumper Pads



Figure 11: Location of the Jumpers (View of the Component Side)

Figure 12 shows the factory default jumper settings for operation of the phyCORE Development Board HD200 with the standard phyCORE-167CR/167CS (standard = C167CR controller, use of the RS-232 interface, the optional UART interface, the CAN interface, LED D3, the Boot button on the Development Board). Jumper settings for other functional configurations of the phyCORE-167CR/167CS module mounted on the Development Board are described in section 14.3.



Figure 12: Default Jumper Settings of the phyCORE Development Board HD200 with phyCORE-167CR/167CS

## **14.2.3** Unsupported Features and Improper Jumper Settings

The following table contains improper jumper settings for operation of the phyCORE-167CR/167CS on a phyCORE Development Board HD200. Functions configured by these settings are not supported by the phyCORE module.

## **Supply Voltage:**

The phyCORE Development Board HD200 supports two main supply voltages for the start-up of various phyCORE modules. When using the phyCORE-167CR/167CS, only one main supply voltage is required, VCC1 with 5 V. The connector pins for a second supply voltage on the phyCORE-167CR/167CS are not defined.

| Jumper | Setting | Description                                       |
|--------|---------|---------------------------------------------------|
| JP16   | 1 + 2   | 5 V routed to pins X1C4 and X1C5 on the           |
|        |         | phyCORE-167CR/167CS                               |
| JP16   | 2 + 3   | 3.3 V (2.5 V) routed to pins X1C4 and X1C5 on the |
|        |         | phyCORE-167CR/167CS                               |

Table 22: Improper Jumper Setting for JP16 on the Development Board

#### No RS-485 interface:

DB-9 plug P2B on the Development Board can be configured as RS-485 interface as an alternative to a possible second CAN interface. The phyCORE-167CR/167CS does not support an RS-485 interface. For this reason the corresponding jumper settings should never be used.

| Jumper | Setting | Description                                      |
|--------|---------|--------------------------------------------------|
| JP30   | closed  | TxD signal for second serial interface routed to |
|        |         | pin 8 on the DB-9 plug P2B                       |
| JP33   | 1 + 2   | RxD signal for second serial interface routed to |
|        |         | pin 2 on the DB-9 plug P2B                       |

*Table 23:* Improper Jumper Setting for JP30/33 on the Development Board

## Reference Voltage Source for A/D Converter

Pins X1C42, X1C47, X1D39, X1D44 and X1D49 (VAGND) of the phyCORE-167CR/167CS are solely connected with the phyCORE Development Board HD200 GND potential. This makes a separate supply with an alternative VAGND potential impossible. Jumper J5 on the phyCORE-167CR/167CS is therefore without function when the module is mounted on a Development Board HD200. Free definition of the VAGND potential is however available in a customer application board.

# 14.3 Functional Components on the phyCORE Development Board HD200

This section describes the functional components of the phyCORE Development Board HD200 supported by the phyCORE-167CR/167CS and appropriate jumper settings to activate these components. Depending on the specific configuration of the phyCORE-167CR/167CS module, alternative jumper settings can be used. These jumper settings are different from the factory default settings as shown in *Figure 12* and enable alternative or additional functions on the phyCORE Development Board HD200 depending on user needs.

## 14.3.1 Power Supply at X1

#### **Caution:**

Do not use a laboratory adapter to supply power to the Development Board! Power spikes during power-on could destroy the phyCORE module mounted on the Development Board! Do not change modules or jumper settings while the Development Board is supplied with power!

Permissible input voltage: +/-5 VDC regulated.

The required current load capacity of the power supply depends on the specific configuration of the phyCORE-167CR/167CS mounted on the Development Board as well as whether an optional expansion board is connected to the Development Board. An adapter with a minimum supply of 500 mA is recommended.

| Jumper | Setting | Description                |
|--------|---------|----------------------------|
| JP9    | 2 + 3   | 5 V main supply voltage    |
|        |         | to the phyCORE-167CR/167CS |

Table 24: JP9 Configuration of the Main Supply Voltage VCC



Figure 13: Connecting the Supply Voltage at X1

#### **Caution:**

When using this function, the following jumper settings are not allowed:

| Jumper | Setting | Description                          |
|--------|---------|--------------------------------------|
| JP9    | 1 + 2   | 3.3 V as main supply voltage         |
|        |         | for the phyCORE-167CR/167CS          |
|        | open    | phyCORE-167CR/167CS not connected to |
|        |         | main supply voltage                  |

Table 25: JP9 Improper Jumper Settings for the Main Supply Voltage

Setting Jumper JP9 to positions 1+2 configures a main power supply to the phyCORE-167CR/167CS of 3.3 V which could destroy the module. If Jumper JP9 is open, no main power supply is connected to the phyCORE-167CR/167CS. This jumper setting should therefore not be used.

## 14.3.2 Activating the Bootstrap Loader

The Infineon C167Cx microcontroller contains an on-chip Bootstrap Loader that provides basic communication and programming functions. The combination of this Bootstrap Loader and the corresponding FlashTools software installed on the PC allows for Flash programming with application code via an RS-232 interface. The Bootstrap Loader is also used by other third party toolpartner software such as the Monitor166 from Keil or CrossView Pro ROM monitor from Altium for debugging functions.

order on-chip Bootstrap Loader to start the phyCORE-167CR/167CS, the data line D4 of the microcontroller must be connected to a low-level signal at the time the Reset signal changes from its active to the inactive state. This is achieved by applying high-level signal X1C9 of the at pin phyCORE-167CR/167CS as the Boot input is high-active.

The phyCORE Development Board HD200 provides three different options to activate the on-chip Bootstrap Loader:

1. The Boot button (S1) can be connected to VCC via Jumper JP28 which is located next to the Boot and Reset buttons at S1 and S2. This configuration enables start-up of the on-chip Bootstrap Loader if the Boot button is pressed during a hardware reset or power-on.

| Jumper | Setting | Description                                          |
|--------|---------|------------------------------------------------------|
| JP28   | 6 + 8   | Boot button (in conjunction with Reset button or     |
|        | and     | connection of the power supply) starts the Bootstrap |
|        | 3 + 4   | Loader on the C167CR/C167CS                          |

Table 26: JP28 Configuration of the Boot Button

2. The Boot input of the phyCORE-167CR/167CS can also be permanently connected to VCC via a pull-up resistor. This pulls the data line D4 to low level via an on-board circuitry which then starts the Bootstrap Loader. This spares pushing the Boot button during a hardware reset or power-on.

## **Caution:**

In this configuration a regular reset, hence normal start of your application, is not possible. The Bootstrap Loader is started every time. This is useful when using an emulator.

| Jumper | Setting | Description                                              |
|--------|---------|----------------------------------------------------------|
| JP28   | 4 + 6   | Boot input connected permanently with VCC via pull-      |
|        |         | up resistor. The Bootstrap Loader is always started with |
|        |         | Reset button or with connection of the power supply      |

Table 27: JP28 Configuration of a Permanent Bootstrap Loader Start

3. It is also possible to start the FlashTools via external signals applied to the DB-9 socket P1A. This requires control of the signal transition on the Reset line via pin 7 while a static high-level is applied to pin 4 for the Boot signal.

| Jumper | Setting | Description                                          |
|--------|---------|------------------------------------------------------|
| JP22   | 2 + 3   | Pin 7 (CTS) of the DB-9 socket P1A as Reset signal   |
|        |         | for the phyCORE-167CR/167CS                          |
| JP23   | 2 + 3   | Pin 4 (DSR) of the DB-9 socket P1A as Boot signal    |
|        |         | for the phyCORE-167CR/167CS                          |
| JP10   | 2 + 3   | High-level Boot signal connected with the Boot input |
|        |         | of the phyCORE-167CR/167CS                           |

Table 28: JP22, JP23, JP10 Configuration of Boot via RS-232

#### **Caution:**

When using this function, the following jumper setting is not allowed:

| Jumper | Setting | Description                                      |
|--------|---------|--------------------------------------------------|
| JP10   | 1 + 2   | Jumper setting generates low-level on Boot input |
|        |         | of the phyCORE-167CR/167CS                       |

Table 29: Improper Jumper Settings for Boot via RS-232

#### 14.3.3 First Serial Interface at Socket P1A

Socket P1A is the lower socket of the double DB-9 connector at P1. P1A is connected via jumpers to the first serial interface of the phyCORE-167CR/167CS. When connected to a host-PC, the phyCORE-167CR/167CS can be rendered in Bootstrap mode via signals applied to the socket P1A (*refer to section 14.3.2*).

| Jumper | Setting   | Description                                      |
|--------|-----------|--------------------------------------------------|
| JP20   | closed1   | Pin 2 of DB-9 socket P1A connected with RS-232   |
|        |           | interface signal TxD0 of the phyCORE-167CR/167CS |
| JP21   | open      | Pin 9 of DB-9 socket P1A not connected           |
| JP22   | open      | Pin 7 of DB-9 socket P1A not connected           |
|        | $2 + 3^2$ | Reset input of the module can be controlled via  |
|        |           | RTS signal from a host-PC                        |
| JP23   | open      | Pin 4 of DB-9 socket P1A not connected           |
|        | $2 + 3^2$ | Boot input of the module can be controlled via   |
|        |           | DTR signal from a host-PC                        |
|        |           | (Note: JP10 must be set to position $2 + 3$ )    |
| JP24   | open      | Pin 6 of DB-9 socket P1A not connected           |
| JP25   | open      | Pin 8 of DB-9 socket P1A not connected           |
| JP26   | open      | Pin 1 of DB-9 socket P1A not connected           |
| JP27   | closed 1  | Pin 3 of DB-9 socket P1A connected with RS-232   |
|        |           | interface signal RxD0 from the                   |
|        |           | phyCORE-167CR/167CS                              |

Table 30: Jumper Configuration for the First RS-232 Interface



Figure 14: Pin Assignment of the DB-9 Socket P1A as First RS-232 (Front View)

-

<sup>1:</sup> This jumper should always be closed because communication with PHYTEC FlashTools requires use of the first serial interface on the phyCORE module.

<sup>&</sup>lt;sup>2</sup>: Alternative jumper configuration for additional features (*refer to section 14.3.2*). Not required for standard communication functions.

When using the DB-9 socket P1A as RS-232 interface on the phyCORE-167CR/167CS the following jumper settings are not functional and could damage the module:

| Jumper | Setting | Description                                        |
|--------|---------|----------------------------------------------------|
| JP20   | open    | Pin 2 of DB-9 socket P1A not connected, no         |
|        |         | connection to TxD0 signal from phyCORE-            |
|        |         | 167CR/167CS                                        |
| JP21   | closed  | Pin 9 of DB-9 socket P1A connected with port P8.2  |
|        |         | from phyCORE-167CR/167CS                           |
| JP22   | 1 + 2   | Pin 7 of DB-9 socket P1A connected with port P2.15 |
|        |         | from phyCORE-167CR/167CS                           |
| JP23   | 1 + 2   | Pin 4 of DB-9 socket P1A connected with port P8.0  |
|        |         | from phyCORE-167CR/167CS                           |
| JP24   | 1 + 2   | Pin 6 of DB-9 socket P1A connected with port P8.1  |
|        |         | from phyCORE-167CR/167CS                           |
|        | 2 + 3   | Pin 6 of DB-9 socket P1A connected with VOUT from  |
|        |         | the Development Board HD200                        |
| JP25   | closed  | Pin 8 of DB-9 socket P1A connected with port P2.14 |
|        |         | from phyCORE-167CR/167CS                           |
| JP26   | closed  | Pin 1 of DB-9 socket P1A connected with port P8.3  |
|        |         | from phyCORE-167CR/167CS                           |
| JP27   | open    | Pin 3 of DB-9 socket P1A not connected, no         |
|        |         | connection to RxD0 signal from                     |
|        |         | phyCORE-167CR/167CS                                |

Table 31: Improper Jumper Settings for DB-9 Socket P1A as First RS-232

If an RS-232 cable is connected to P1A, the voltage level on the RS-232 lines could destroy the phyCORE-167CR/167CS.

## 14.3.4 Power Supply to External Devices via Socket P1A

The phyCORE Development Board HD200 can be populated by additional components that provide a supply voltage of 5 V at pin 6 of DB-9 socket P1A. This allows for easy and secure supply of external devices connected to P1A. This power supply option especially supports connectivity to analog and digital modems. Such modem devices enable global communication of the phyCORE-167CR/167CS over the Internet or a direct dial connection.

The following figure shows the location of these components on the Development Board:



Figure 15: Location of Components at U12 and U13 for Power Supply to External Subassemblies

The components at U12 and U13 guarantee electronic protection against overvoltage and excessive current draw at pin 6 of P1A; in particular:

# • Load detection and controlled voltage supply switch-on:

In order to ensure clear detection of the switch-on condition, the connected device should cause a current draw of at least 10 mA at pin 6. The controlled voltage supply switch-on prevents voltage drop off on the phyCORE Development Board HD200.

## • Overvoltage Protection:

If the voltage at pin 6 exceeds the limiting value that can be provided by the phyCORE Development Board HD200, the voltage at pin 6 will be switched off immediately. This prevents damage to the phyCORE Development Board HD200 as well as connected modules and expansion boards.

## • Overload Protection:

If the current draw at pin 6 exceeds the limiting value of approximately 150 mA, the voltage at pin 6 will be switched off immediately. This prevents damage to the phyCORE Development Board HD200 and its power adapter caused by current overload.

This configuration option provides the following possibility:

| Jumper | Setting | Description                                         |
|--------|---------|-----------------------------------------------------|
| JP24   | 2 + 3   | Electronically protected 5 V at pin 6 for supply of |
|        |         | external devices connected to P1A                   |

Table 32: JP24 Power Supply to External Devices Connected to P1A on the Development Board

#### 14.3.5 Second Serial Interface at Socket P1B

Socket P1B is the upper socket of the double DB-9 connector at P1. P1B is connected via jumpers to the second serial interface of the phyCORE-167CR/167CS. Depending on the module configuration (*refer to section 3.10*) and the available order option (optional UART populates the module, PCM-009-Cx-U) three different options are available for configuration of socket P1B:

1. The phyCORE-167CR/167CS is **NOT** populated with the optional **UART** at U7 (standard PCM-009-Cx) and no serial interface emulation with port pins P3.0 and P3.1.

| Jumper | Setting | Description                            |
|--------|---------|----------------------------------------|
| JP1    | open    | Pin 2 of DB-9 socket P1B not connected |
| JP2    | open    | Pin 9 of DB-9 socket P1B not connected |
| JP3    | open    | Pin 7 of DB-9 socket P1B not connected |
| JP4    | open    | Pin 4 of DB-9 socket P1B not connected |
| JP5    | open    | Pin 6 of DB-9 socket P1B not connected |
| JP6    | open    | Pin 8 of DB-9 socket P1B not connected |
| JP7    | open    | Pin 1 of DB-9 socket P1B not connected |
| JP8    | open    | Pin 3 of DB-9 socket P1B not connected |

Table 33: Jumper Configuration of the DB-9 Socket P1B (no Second RS-232) In this configuration no second serial interface is available.

When using the DB-9 socket P1B with the configuration of the phyCORE-167CR/167CS as described above the following jumper settings are not functional and could damage the module:

| Jumper | Setting | Description                             |
|--------|---------|-----------------------------------------|
| JP1    | closed  | No TxD1_RS232 signal available from the |
|        |         | phyCORE-167CR/167CS (P1B pin 2)         |
| JP2    | closed  | No RI1_TTL signal available from the    |
|        |         | phyCORE-167CR/167CS (P1B pin 9)         |
| JP3    | closed  | No CTS1_RS232 signal available from the |
|        |         | phyCORE-167CR/167CS (P1B pin 7)         |
| JP4    | closed  | No DSR1_RS232 signal available from the |
|        |         | phyCORE-167CR/167CS (P1B pin 4)         |
| JP5    | closed  | No DTR1_RS232 signal available from the |
|        |         | phyCORE-167CR/167CS (P1B pin 6)         |
| JP6    | closed  | No RTS1_RS232 signal available from the |
|        |         | phyCORE-167CR/167CS (P1B pin 8)         |
| JP7    | closed  | No CD1_RS232 signal available from the  |
|        |         | phyCORE-167CR/167CS (P1B pin 1)         |
| JP8    | closed  | No RxD1_RS232 signal available from the |
|        |         | phyCORE-167CR/167CS (P1B pin 3)         |

Table 34: Improper Jumper Settings for DB-9 Socket P1B (no Second RS-232)

If an RS-232 cable is connected to P1B by mistake, the voltage level on the RS-232 lines could destroy the phyCORE-167CR/167CS.

2. The phyCORE-167CR/167CS is populated with the optional **UART** at U7 (order option PCM-009-Cx-U).

If the phyCORE-167CR/167CS is purchased with the optional UART a full second RS-232 interface can be made available at DB-9 socket P1B with the jumper settings listed below.

| Jumper | Setting | Description                                      |
|--------|---------|--------------------------------------------------|
| JP1    | closed  | Pin 2 at P1B is connected with TxD1_RS232 signal |
|        | open    | Pin 2 of DB-9 socket P1B not connected           |
| JP2    | closed  | Pin 9 at P1B is connected with                   |
|        |         | RI1_TTL signal from UART U7                      |
|        | open    | Pin 9 of DB-9 socket P1B not connected           |
| JP3    | closed  | Pin 7 at P1B is connected with CTS1_RS232 signal |
|        | open    | Pin 7 of DB-9 socket P1B not connected           |
| JP4    | closed  | Pin 4 at P1B is connected with DSR1_RS232        |
|        | open    | Pin 4 of DB-9 socket P1B not connected           |
| JP5    | closed  | Pin 6 at P1B is connected with DTR1_RS232        |
|        | open    | Pin 6 of DB-9 socket P1B not connected           |
| JP6    | closed  | Pin 8 at P1B is connected with RTS1_RS232        |
|        | open    | Pin 8 of DB-9 socket P1B not connected           |
| JP7    | closed  | Pin 1 at P1B is connected with DCD1_RS232        |
|        | open    | Pin 1 of DB-9 socket P1B not connected           |
| JP8    | closed  | Pin 3 at P1B is connected with RxD1_RS232        |
|        | open    | Pin 3 of DB-9 socket P1B not connected           |

Table 35: Jumper Configuration of the DB-9 Socket P1B (UART, 2<sup>nd</sup> RS-232)



Figure 16: Pin Assignment of the DB-9 Socket P1B as Second RS-232 (UART populated, Front View)

3. The phyCORE-167CR/167CS is **NOT** populated with the optional **UART** at U7 (standard PCM-009-Cx), however serial interface emulation with port pins P3.0 and P3.1 is used.

| Jumper | Setting | Description                                           |
|--------|---------|-------------------------------------------------------|
| JP1    | closed  | Port pin P3.0 of the C167Cx emulates TxD1 signal      |
|        |         | which extends via jumpers to RS-232 transceiver U6 on |
|        |         | the phyCORE-167CR/167CS, connects to pin 2 at P1B     |
| JP2    | open    | Pin 9 of DB-9 socket P1B not connected                |
| JP3    | open    | Pin 7 of DB-9 socket P1B not connected                |
| JP4    | open    | Pin 4 of DB-9 socket P1B not connected                |
| JP5    | open    | Pin 6 of DB-9 socket P1B not connected                |
| JP6    | open    | Pin 8 of DB-9 socket P1B not connected                |
| JP7    | open    | Pin 1 of DB-9 socket P1B not connected                |
| JP8    | closed  | Port pin P3.1 of the C167Cx emulates TxD1 signal      |
|        |         | which extends via jumpers to RS-232 transceiver U6 on |
|        |         | the phyCORE-167CR/167CS, connects to pin 3 at P1B     |

*Table 36:* Jumper Configuration of the DB-9 Socket P1B (2<sup>nd</sup> RS-232 via Software Emulation)



Pin 2: emulated TxD1 signal using port 3.0

Pin 3: emulated RxD1 signal using port 3.1

Pin 5: GND

Figure 17: Pin Assignment of the DB-9 Socket P1B as Emulated RS-232 (Front View)

\_

<sup>1:</sup> Serial interface emulation requires special software drivers which are usually included in the corresponding development tools such as Debugger, Monitor programs etc.

If the phyCORE-167CR/167CS is **NOT** populated with the optional **UART** at U7 (standard PCM-009-Cx) and the DB-9 socket P1B is used as described above the following jumper settings are not functional and could damage the module:

| Jumper | Setting | Description                             |
|--------|---------|-----------------------------------------|
| JP2    | closed  | No RI1_TTL signal available from the    |
|        |         | phyCORE-167CR/167CS (P1B pin 9)         |
| JP3    | closed  | No CTS1_RS232 signal available from the |
|        |         | phyCORE-167CR/167CS (P1B pin 7)         |
| JP4    | closed  | No DSR1_RS232 signal available from the |
|        |         | phyCORE-167CR/167CS (P1B pin 4)         |
| JP5    | closed  | No DTR1_RS232 signal available from the |
|        |         | phyCORE-167CR/167CS (P1B pin 6)         |
| JP6    | closed  | No RTS1_RS232 signal available from the |
|        |         | phyCORE-167CR/167CS (P1B pin 8)         |
| JP7    | closed  | No CD1_RS232 signal available from the  |
|        |         | phyCORE-167CR/167CS (P1B pin 1)         |

*Table 37:* Improper Jumper Settings for DB-9 Socket P1B (2<sup>nd</sup> RS-232 via Software Emulation)

## 14.3.6 First CAN Interface at Plug P2A

Plug P2A is the lower plug of the double DB-9 connector at P2. P2A is connected to the first CAN interface (CAN0) of the phyCORE-167CR/167CS via jumpers. Depending on the configuration of the CAN transceivers and their power supply, the following three configurations are possible:

1. CAN transceiver populating the phyCORE-167CR/167CS is enabled and the CAN signals from the module extend directly to plug P2A.

| Jumper | Setting | Description                                           |
|--------|---------|-------------------------------------------------------|
| JP31   | 2 + 3   | Pin 2 of the DB-9 plug P2A is connected to CAN-L0     |
|        |         | from on-board transceiver on the phyCORE module       |
| JP32   | 2 + 3   | Pin 7 of the DB-9 plug P2A is connected to CAN-H0     |
|        |         | from on-board transceiver on the phyCORE module       |
| JP11   | open    | Input at opto-coupler U4 on the phyCORE               |
|        |         | Development Board HD200 open                          |
| JP12   | open    | Output at opto-coupler U5 on the phyCORE              |
|        |         | Development Board HD200 open                          |
| JP13   | open    | No supply voltage to CAN transceiver and opto-coupler |
|        |         | on the phyCORE Development Board HD200                |
| JP18   | open    | No GND potential at CAN transceiver and opto-coupler  |
|        |         | on the phyCORE Development Board HD200                |
| JP29   | open    | No power supply via CAN bus                           |
| JP39   | open    | No power supply via CAN bus                           |

Table 38: Jumper Configuration for CAN Plug P2A using the CAN Transceiver on the phyCORE-167CR/167CS



Figure 18: Pin Assignment of the DB-9 Plug P2A (CAN Transceiver on phyCORE-167CR/167CS, Front View)

2. The CAN transceiver populating the phyCORE-167CR/167CS is disabled; CAN signals generated by the CAN transceiver (U2) on the Development Board extending to connector P2A without galvanic seperation:

| Jumper | Setting | Description                                                   |
|--------|---------|---------------------------------------------------------------|
| JP31   | 1 + 2   | Pin 2 of DB-9 plug P2A connected with CAN-L0 from             |
|        |         | CAN transceiver U2 on the Development Board                   |
| JP32   | 1 + 2   | Pin 7 of DB-9 plug P2A connected with CAN-H0 from             |
|        |         | CAN transceiver U2 on the Development Board                   |
| JP11   | 2 + 3   | Input at opto-coupler U4 on the Development Board             |
|        |         | connected to CAN1_Tx (P4.61) of the C167CR/167CS              |
|        | 1 + 2   | Input at opto-coupler U4 on the Development Board             |
|        |         | connected to CAN1_Tx (P8.1 <sup>2</sup> ) of the C167CR/167CS |
| JP12   | 2 + 3   | Output at opto-coupler U5 on the Development Board            |
|        |         | connected to CAN1_Rx (P4.5 <sup>3</sup> ) of the C167CR/167CS |
|        | 1 + 2   | Output at opto-coupler U5 on the Development Board            |
|        |         | connected to CAN1_Rx (P8.04) of the C167CR/167CS              |
| JP13   | 2 + 3   | Supply voltage for CAN transceiver and opto-coupler           |
|        |         | derived from local supply circuitry on the                    |
|        |         | phyCORE Development Board HD200                               |
| JP18   | closed  | CAN transceiver and opto-coupler on the Development           |
|        |         | Board connected with local GND potential                      |
| JP29   | open    | No power supply via CAN bus                                   |
| JP39   | open    | No power supply via CAN bus                                   |

Table 39: Jumper Configuration for CAN Plug P2A using the CAN Transceiver on the Development Board



Figure 19: Pin Assignment of the DB-9 Plug P2A (CAN Transceiver on Development Board)

<sup>1:</sup> Port P4.6 is the default port for CAN1\_Tx (standard).

<sup>2:</sup> Port P8.1 is the alternative port for CAN1\_Tx (see Controller User's Manual/Data Sheet).

<sup>3:</sup> Port P4.5 is the default port for CAN1\_Rx (standard).

<sup>4:</sup> Port P8.0 is the alternative port for CAN1\_Rx (see Controller User's Manual/Data Sheet).

When using the DB-9 connector P2A as CAN interface and the CAN transceiver on the Development Board the following jumper settings are not functional and could damage the module:

| Jumper | Setting      | Description                                          |
|--------|--------------|------------------------------------------------------|
| JP31   | 2 + 3        | Pin 2 of DB-9 plug P2A connected with CAN-L0 from    |
|        |              | on-board transceiver on the phyCORE-167CR/167CS      |
| JP32   | 2 + 3        | Pin 7 of DB-9 plug P2A connected with CAN-H0 from    |
|        |              | on-board transceiver on the phyCORE-167CR/167CS      |
| JP11   | 2 + 4        | Input at opto-coupler U4 on the Development Board is |
|        |              | connected to CAN-H0 from on-board transceiver of     |
|        |              | the phyCORE-167CR/167CS                              |
|        | Open         | Input at opto-coupler U4 on the Development Board    |
|        |              | not connected                                        |
| JP12   | 2 + 4        | Output at opto-coupler U5 on the Development Board   |
|        |              | is connected to CAN-L0 from on-board transceiver of  |
|        |              | the phyCORE-167CR/167CS                              |
|        | Open         | Output at opto-coupler U5 on the Development Board   |
|        |              | not connected                                        |
| JP13   | 1 + 2        | Supply voltage for CAN transceiver and opto-coupler  |
|        |              | on the Development Board derived from external       |
|        |              | source (CAN bus) via on-board voltage regulator      |
| JP29   | Closed       | Supply voltage for on-board voltage regulator        |
|        |              | from pin 9 of DB-9 connector P2A                     |
| JP39   | see Table 42 | CAN bus supply voltage reduction for CAN circuitry   |

Table 40: Improper Jumper Settings for the CAN Plug P2A (CAN Transceiver on the Development Board)

3. The CAN transceiver populating the phyCORE-167CR/167CS is disabled; CAN signals generated by the CAN transceiver (U2) on the Development Board extend to connector P2A with galvanic separation. This configuration requires connection of an external CAN supply voltage of 7 to 13 V. The external power supply must be only connected to either P2A or P2B.

| Jumper | Setting      | Description                                                   |
|--------|--------------|---------------------------------------------------------------|
| JP31   | 1 + 2        | Pin 2 of DB-9 plug P2A connected with CAN-L0 from             |
|        |              | CAN transceiver U2 on the Development Board                   |
| JP32   | 1 + 2        | Pin 7 of DB-9 plug P2A connected with CAN-H0 from             |
|        |              | CAN transceiver U2 on the Development Board                   |
| JP11   | 2 + 3        | Input at opto-coupler U4 on the Development Board             |
|        |              | connected to CAN1_Tx (P4.61) of the C167CR/167CS              |
|        | 1 + 2        | Input at opto-coupler U4 on the Development Board             |
|        |              | connected to CAN1_Tx (P8.12) of the C167CR/167CS              |
| JP12   | 2 + 3        | Output at opto-coupler U5 on the Development Board            |
|        |              | connected to CAN1_Rx (P4.5 <sup>3</sup> ) of the C167CR/167CS |
|        | 1 + 2        | Output at opto-coupler U5 on the Development Board            |
|        |              | connected to CAN1_Rx (P8.04) of the C167CR/167CS              |
| JP13   | 1 + 2        | Supply voltage for CAN transceiver and opto-coupler           |
|        |              | on the Development Board derived from external source         |
|        |              | (CAN bus) via on-board voltage regulator                      |
| JP18   | open         | CAN transceiver and opto-coupler on the Development           |
|        |              | Board disconnected from local GND potential                   |
| JP29   | closed       | Supply voltage for on-board voltage regulator                 |
|        |              | from pin 9 of DB-9 plug P2A                                   |
| JP39   | see Table 42 | CAN bus supply voltage reduction for CAN circuitry            |

Table 41: Jumper Configuration for CAN Plug P2A using the CAN Transceiver on the Development Board with Galvanic Separation

<sup>1:</sup> Port P4.6 is the default port for CAN1\_Tx (standard).

<sup>2:</sup> Port P8.1 is the alternative port for CAN1\_Tx (see Controller User's Manual/Data Sheet).

<sup>3:</sup> Port P4.5 is the default port for CAN1\_Rx (standard).

<sup>4:</sup> Port P8.0 is the alternative port for CAN1\_Rx (see Controller User's Manual/Data Sheet).



Figure 20: Pin Assignment of the DB-9 Plug P2A (CAN Transceiver on Development Board with Galvanic Separation)

## CAN Bus Voltage Supply Reduction via JP39:

Depending on the voltage level that is supplied over the CAN bus at P2A or P2B (VCAN\_IN1+) JP39 must be configured in order to routed the applicable voltage to the CAN voltage regulator at U8 on the Development Board:

| VCAN_IN+ | JP39  |
|----------|-------|
| 7 V18 V  | 1 + 2 |
| 18 V23 V | 2 + 3 |
| 23 V28 V | open  |

Table 42: JP39 CAN Bus Voltage Supply Reduction



Figure 21: Pin Assignment of the DB-9 Plug P2A (CAN Transceiver on Development Board with Galvanic Separation

When using the DB-9 plug P2A as CAN interface, and the CAN transceiver on the Development Board with galvanic separation, the following jumper settings are not functional and could damage the module:

| Jumper | Setting      | Description                                          |
|--------|--------------|------------------------------------------------------|
| JP31   | 2 + 3        | Pin 2 of DB-9 plug P2A connected with CAN-L0 from    |
|        |              | on-board transceiver on the phyCORE-167CR/CS         |
| JP32   | 2 + 3        | Pin 7 of DB-9 plug P2A connected with CAN-H0 from    |
|        |              | on-board transceiver on the phyCORE-167CR/CS         |
| JP11   | 2 + 4        | Input at opto-coupler U4 on the Development Board is |
|        |              | connected to CAN-H0 from on-board transceiver on     |
|        |              | the phyCORE-167CR/CS                                 |
|        | open         | Input at opto-coupler U4 on the Development Board    |
|        |              | not connected                                        |
| JP12   | 2 + 4        | Output at opto-coupler U5 on the Development Board   |
|        |              | is connected to CAN-L0 from on-board transceiver on  |
|        |              | the phyCORE-167CR/CS                                 |
|        | open         | Output at opto-coupler U5 on the Development Board   |
|        |              | not connected                                        |
| JP13   | 2 + 3        | Supply voltage for CAN transceiver and opto-coupler  |
|        |              | derived from local supply circuitry on the           |
|        |              | phyCORE Development Board HD200                      |
| JP18   | closed       | CAN transceiver and opto-coupler on the Development  |
|        |              | Board connected with local GND potential             |
| JP29   | open         | No power supply via CAN bus                          |
| JP39   | see Table 42 | Incorrect CAN bus supply voltage reduction for CAN   |
|        |              | circuitry                                            |

Table 43: Improper Jumper Settings for the CAN Plug P2A (CAN Transceiver on Development Board with Galvanic Separation)

## 14.3.7 Second CAN Interface at Plug P2B

Plug P2B is the upper plug of the double DB-9 connector at P2. P2b is connected to the second CAN interface (CAN1) of the phyCORE-167CS via jumpers. This option is only available if the phyCORE module is populated with the Infineon C167CS (order option PCM-009-C1). Depending on the configuration of the CAN transceivers and their power supply, the following three configurations are possible:

1. CAN transceiver populating the phyCORE-167CS is enabled and the CAN signals from the module extend directly to plug P2B.

| Jumper | Setting | Description                                          |
|--------|---------|------------------------------------------------------|
| JP33   | 2 + 4   | Pin 2 of the DB-9 plug P2B is connected to CAN-L1    |
|        |         | from on-board transceiver on the phyCORE module      |
| JP34   | 2 + 3   | Pin 7 of the DB-9 plug P2B is connected to CAN-H1    |
|        |         | from on-board transceiver on the phyCORE module      |
| JP14   | open    | Input at opto-coupler U6 on the phyCORE              |
|        |         | Development Board HD200 open                         |
| JP15   | open    | Output at opto-coupler U7 on the phyCORE             |
|        |         | Development Board HD200 open                         |
| JP13   | open    | CAN transceiver and opto-coupler on the Development  |
|        |         | Board disconnected from supply voltage               |
| JP18   | open    | No GND potential at CAN transceiver and opto-coupler |
|        |         | on the phyCORE Development Board HD200               |
| JP29   | open    | No power supply via CAN bus                          |
| JP39   | open    | No power supply via CAN bus                          |

Table 44: Jumper Configuration for CAN Plug P2B using the CAN Transceiver on the phyCORE-167CS



Pin 3: GND (Development Board Ground)

Pin 7: CAN-H0 (not galvanically separated)

Pin 2: CAN-L0 (not galvanically separated)

Pin 6: GND (Development Board Ground)

Figure 22: Pin Assignment of the DB-9 Plug P2B (CAN Transceiver on phyCORE-167CS, only with C167CS)

2. The CAN transceiver populating the phyCORE-167CS is disabled; CAN signals generated by the CAN transceiver (U3) on the Development Board extending to connector P2B without galvanic seperation:

| Jumper | Setting | Description                                              |
|--------|---------|----------------------------------------------------------|
| JP33   | 2 + 3   | Pin 2 of the DB-9 plug P2B is connected to CAN-L1        |
|        |         | from CAN transceiver U3 of the Development Board HD200   |
| JP34   | 1 + 2   | Pin 7 of the DB-9 plug P2B is connected to CAN-H1 from   |
|        |         | CAN transceiver U3 of the Development Board HD200        |
| JP14   | 2 + 3   | Input at opto-coupler U6 on the Development Board        |
|        |         | connected to CAN2_Tx (P4.71) of the C167CS               |
|        | 1 + 2   | Input at opto-coupler U6 on the Development Board        |
|        |         | connected to CAN2_Tx (P8.32) of the C167CS               |
| JP15   | 2 + 3   | Output at opto-coupler U7 on the Development Board       |
|        |         | connected to CAN2_Rx (P4.4 <sup>3</sup> ) of the C67CS   |
|        | 1 + 2   | Output at opto-coupler U7 on the Development Board       |
|        |         | connected to CAN2_Rx (P8.24) of the C167CS               |
| JP13   | closed  | CAN transceiver and opto-coupler on the Development      |
|        |         | Board connected with 5V supply voltage                   |
| JP18   | closed  | GND potential at CAN transceiver and opto-coupler on the |
|        |         | phyCORE Development Board HD200                          |
| JP29   | open    | No power supply via CAN bus                              |
| JP39   | open    | No power supply via CAN bus                              |

Table 45: Jumper Configuration for CAN Plug P2B using the CAN Transceiver on the Development Board HD200 without galvanic separation



Figure 23: Pin Assignment of the DB-9 Plug P2B (CAN Transceiver on Development Board, only with C167CS)

<sup>1:</sup> Port P4.7 is the default port for CAN2\_Tx (standard).

<sup>2:</sup> Port P8.3 is the alternative port for CAN2\_Tx (see C167CS User's Manual/Data Sheet).

<sup>3:</sup> Port P4.4 is the default port for CAN2\_Rx (standard).

<sup>4:</sup> Port P8.2 is the alternative port for CAN2\_Rx (see C167CS User's Manual/Data Sheet).

When using the DB-9 connector P2B as second CAN interface and the CAN transceiver on the Development Board the following jumper settings are not functional and could damage the module:

| Jumper | Setting      | Description                                          |
|--------|--------------|------------------------------------------------------|
| JP30   | closed       | Pin 8 at P2B is connected with TxD1_RS232            |
|        |              | from the phyCORE-167CR/167CS                         |
| JP33   | 1 + 2        | Pin 2 at P2B is connected with P2.5                  |
|        |              | from the phyCORE-167CR/167CS                         |
|        | 2 + 4        | Pin 2 at P2B is connected with CAN_L1 from the       |
|        |              | on-board CAN transceiver on the phyCORE-             |
|        |              | 167CR/167CS                                          |
| JP34   | 2 + 3        | Pin 7 at P2B is connected with CAN_H1 from the       |
|        |              | on-board CAN transceiver on the                      |
|        |              | phyCORE-167CR/167CS                                  |
| JP14   | 2 + 4        | Input at opto-coupler U6 on the Development Board is |
|        |              | connected to CAN-H1 from on-board transceiver of     |
|        |              | the phyCORE-167CR/167CS                              |
|        | open         | Input at opto-coupler U6 on the Development Board    |
|        |              | not connected                                        |
| JP15   | 2 + 4        | Output at opto-coupler U7 on the Development Board   |
|        |              | is connected to CAN-L1 from on-board transceiver of  |
|        |              | the phyCORE-167CR/167CS                              |
|        | open         | Output at opto-coupler U7 on the Development Board   |
|        |              | not connected                                        |
| JP13   | 1 + 2        | Supply voltage for CAN transceiver and opto-coupler  |
|        |              | on the Development Board derived from external       |
|        |              | source (CAN bus) via on-board voltage regulator      |
| JP29   | closed       | Supply voltage for on-board voltage regulator        |
|        |              | from pin 9 of DB-9 connector P2A                     |
| JP39   | see Table 42 | CAN bus supply voltage reduction for CAN circuitry   |

Table 46: Improper Jumper Settings for the CAN Plug P2B (CAN Transceiver on the Development Board, only with C167CS)

3. The CAN transceiver populating the phyCORE-167CS is disabled; CAN signals generated by the CAN transceiver (U3) on the Development Board extend to connector P2B with galvanic separation. This configuration requires connection of an external CAN supply voltage of 7 to 13 V. The external power supply must be only connected to either P2A or P2B.

| Jumper | Setting      | Description                                             |
|--------|--------------|---------------------------------------------------------|
| JP33   | 2 + 3        | Pin 2 of DB-9 plug P2B connected with CAN-L1 from       |
|        |              | CAN transceiver U3 on the Development Board             |
| JP34   | 1 + 2        | Pin 7 of DB-9 plug P2B connected with CAN-H1 from       |
|        |              | CAN transceiver U3 on the Development Board             |
| JP14   | 2 + 3        | Input at opto-coupler U6 on the Development Board       |
|        |              | connected to CAN2_Tx (P4.61) of the C167CS              |
|        | 1 + 2        | Input at opto-coupler U4 on the Development Board       |
|        |              | connected to CAN2_Tx (P8.32) of the C167CS              |
| JP15   | 2 + 3        | Output at opto-coupler U7 on the Development Board      |
|        |              | connected to CAN2_Rx (P4.4 <sup>3</sup> ) of the C167CS |
|        | 1 + 2        | Output at opto-coupler U7 on the Development Board      |
|        |              | connected to CAN2_Rx (P8.24) of the C167CS              |
| JP13   | 1 + 2        | Supply voltage for CAN transceiver and opto-coupler     |
|        |              | on the Development Board derived from external source   |
|        |              | (CAN bus) via on-board voltage regulator                |
| JP18   | open         | CAN transceiver and opto-coupler on the Development     |
|        |              | Board disconnected from local GND potential             |
| JP29   | closed       | Supply voltage for on-board voltage regulator           |
|        |              | from pin 9 of DB-9 plug P2A                             |
| JP39   | see Table 42 | CAN bus supply voltage reduction for CAN circuitry      |

Table 47: Jumper Configuration for CAN Plug P2A using the CAN Transceiver on the Development Board with Galvanic Separation (only with C167CS)

<sup>1:</sup> Port P4.7 is the default port for CAN2\_Tx (standard).

<sup>2:</sup> Port P8.3 is the alternative port for CAN2\_Tx (see C167CS User's Manual/Data Sheet).

<sup>3:</sup> Port P4.4 is the default port for CAN2\_Rx (standard).

<sup>4:</sup> Port P8.2 is the alternative port for CAN2\_Rx (see C167CS User's Manual/Data Sheet).



Figure 24: Pin Assignment of the DB-9 Plug P2B (CAN Transceiver on Development Board with Galvanic Separation, only with C167CS)

When using the DB-9 plug P2B as second CAN interface, and the CAN transceiver on the Development Board with galvanic separation, the following jumper settings are not functional and could damage the module:

| Jumper | Setting      | Description                                                  |
|--------|--------------|--------------------------------------------------------------|
| JP30   | closed       | Pin 8 at P2B is connected with TxD1_RS232                    |
|        |              | from the phyCORE-167CR/167CS                                 |
| JP33   | 1 + 2        | Pin 2 at P2B is connected with P2.5                          |
|        |              | from the phyCORE-167CR/167CS                                 |
|        | 2 + 4        | Pin 2 at P2B is connected with CAN_L1 from the               |
|        |              | on-board CAN transceiver on the phyCORE-167CR/167CS          |
| JP34   | 2 + 3        | Pin 7 at P2B is connected with CAN_H1 from the               |
|        |              | on-board CAN transceiver on the phyCORE-167CR/167CS          |
| JP14   | 2 + 4        | Input at opto-coupler U6 on the Development Board is         |
|        |              | connected to CAN-H1 from on-board transceiver of the         |
|        |              | phyCORE-167CR/167CS                                          |
|        | open         | Input at opto-coupler U6 on the Development Board            |
|        |              | not connected                                                |
| JP15   | 2 + 4        | Output at opto-coupler U7 on the Development Board is        |
|        |              | connected to CAN-L1 from on-board transceiver of the         |
|        |              | phyCORE-167CR/167CS                                          |
|        | open         | Output at opto-coupler U7 on the Development Board           |
|        |              | not connected                                                |
| JP13   | 2 + 3        | Supply voltage for CAN transceiver and opto-coupler derived  |
|        |              | from local supply circuitry on the                           |
|        |              | phyCORE Development Board HD200                              |
| JP18   | closed       | CAN transceiver and opto-coupler on the Development Board    |
|        |              | connected with local GND potential                           |
| JP29   | open         | No power supply via CAN bus                                  |
| JP39   | see Table 42 | Incorrect CAN bus supply voltage reduction for CAN circuitry |

Table 48: Improper Jumper Settings for the CAN Plug P2B (CAN Transceiver on Development Board with Galvanic Separation)

#### 14.3.8 Programmable LED D3

The phyCORE Development Board HD200 offers a programmable LED at D3 for user implementations. This LED can be connected to port pin P2.0 of the phyCORE-167CR/167CS which is available via signal GPIO0 (JP17 = closed). A low-level at port pin P2.0 causes the LED to illuminate, LED D3 remains off when writing a high-level to P2.0.

| Jumper | Setting | Description                                         |
|--------|---------|-----------------------------------------------------|
| JP17   | closed  | Port pin P2.0 (GPIO0) of the C167CR/C167CS          |
|        |         | controller controls LED D3 on the Development Board |

Table 49: JP17 Configuration of the Programmable LED D3

# 14.3.9 Pin Assignment Summary of the phyCORE, the Expansion Bus and the Patch Field

As described in *section 14.1*, all signals from the phyCORE-167CR/167CS extend in a strict 1:1 assignment to the Expansion Bus connector X2 on the Development Board. These signals, in turn, are routed in a similar manner to the patch field on an optional expansion board that mounts to the Development Board at X2.

Please note that, depending on the design and size of the expansion board, only a portion of the entire patch field is utilized under certain circumstances. When this is the case, certain signals described in the following section will not be available on the expansion board. However, the pin assignment scheme remains consistent.

A two dimensional numbering matrix similar to the one used for the pin layout of the phyCORE-connector is provided to identify signals on the Expansion Bus connector (X2 on the Development Board) as well as the patch field.

However, the numbering scheme for Expansion Bus connector and patch field matrices differs from that of the phyCORE-connector, as shown in the following two figures:



Figure 25: Pin Assignment Scheme of the Expansion Bus



Figure 26: Pin Assignment Scheme of the Patch Field

The pin assignment on the phyCORE-167CR/167CS, in conjunction with the Expansion Bus (X2) on the Development Board and the patch field on an expansion board, is as follows:

| Signal           | phyCORE-167Cx | <b>Expansion Bus</b> | Patch Field |
|------------------|---------------|----------------------|-------------|
| P0L.0/D0         | 18B           | 18B                  | 33F         |
| P0L.1/D1         | 19A           | 19A                  | 34A         |
| P0L.2/D2         | 20A           | 20A                  | 34E         |
| P0L.3/D3         | 20B           | 20B                  | 34B         |
| P0L.4/D4         | 21A           | 21A                  | 34D         |
| P0L.5/D5         | 21B           | 21B                  | 34F         |
| P0L.6/D6         | 22B           | 22B                  | 35A         |
| P0L.7/D7         | 23A           | 23A                  | 35E         |
| P0H.0/D8         | 28B           | 28B                  | 37C         |
| P0H.1/D9         | 29A           | 29A                  | 37E         |
| P0H.2/D10        | 30A           | 30A                  | 37B         |
| P0H.3/D11        | 30B           | 30B                  | 37F         |
| P0H.4/D12        | 31A           | 31A                  | 38A         |
| P0H.5/D13        | 31B           | 31B                  | 38C         |
| P0H.6/D14        | 32B           | 32B                  | 38E         |
| P0H.7/D15        | 33A           | 33A                  | 38B         |
| P1L.0/A0         | 8B            | 8B                   | 30B         |
| P1L.1/A1         | 9A            | 9A                   | 30D         |
| P1L.2/A2         | 10A           | 10A                  | 30F         |
| P1L.3/A3         | 10B           | 10B                  | 31A         |
| P1L.4/A4         | 11A           | 11A                  | 31E         |
| P1L.5/A5         | 11B           | 11B                  | 31B         |
| P1L.6/A6         | 12B           | 12B                  | 31F         |
| P1L.7/A7         | 13A           | 13A                  | 32A         |
| P1H.0/A8         | 13B           | 13B                  | 32C         |
| P1H.1/A9         | 14A           | 14A                  | 32E         |
| P1H.2/A10        | 15A           | 15A                  | 32B         |
| P1H.3/A11        | 15B           | 15B                  | 32F         |
| P1H.4/A12/CC24IO | 16A           | 16A                  | 33A         |
| P1H.5/A13/CC25IO | 16B           | 16B                  | 33C         |
| P1H.6/A14/CC26IO | 17B           | 17B                  | 33E         |
| P1H.7/A15/CC27IO | 18A           | 18A                  | 33B         |

Table 50: Pin Assignment Data/Address Bus for the phyCORE-167CR/167CS/ Development Board / Expansion Board

87

| Signal                  | phyCORE-167Cx | <b>Expansion Bus</b> | Patch Field |
|-------------------------|---------------|----------------------|-------------|
| P4.0/A16                | 23B           | 23B                  | 35B         |
| P4.1/A17                | 24A           | 24A                  | 35D         |
| P4.2/A18                | 25A           | 25A                  | 35F         |
| P4.3/A19                | 25B           | 25B                  | 36A         |
| P4.4/A20/CAN2_RxD       | 26A           | 26A                  | 36E         |
| P4.5/A21/CAN1_RxD       | 26B           | 26B                  | 36B         |
| P4.6/A22/CAN1_TxD       | 27B           | 27B                  | 36F         |
| P4.7/A23/CAN2_TxD       | 28A           | 28A                  | 37A         |
| P2.0/CC0IO              | 11D           | 11D                  | 4A          |
| P2.1/CC1IO              | 12D           | 12D                  | 4B          |
| P2.2/CC2IO              | 13C           | 13C                  | 4F          |
| P2.3/CC3IO              | 13D           | 13D                  | 5A          |
| P2.4/CC4IO              | 14C           | 14C                  | 5C          |
| P2.5/CC5IO              | 15C           | 15C                  | 5E          |
| P2.6/CC6IO              | 15D           | 15D                  | 5B          |
| P2.7/CC7IO              | 16C           | 16C                  | 5F          |
| P2.8/CC8IO/EX0IN        | 2B            | 2B                   | 28E         |
| P2.9/CC9IO/EX1IN        | 3A            | 3A                   | 28B         |
| P2.10/CC10IO/EX2IN      | 3B            | 3B                   | 28F         |
| P2.11/CC11IO/EX3IN      | 19C           | 19C                  | 6F          |
| P2.12/CC12IO/EX4IN      | 20C           | 20C                  | 7A          |
| P2.13/CC13IO/EX5IN      | 37D           | 37D                  | 12F         |
| P2.14/CC14IO/EX6IN      | 25D           | 25D                  | 8F          |
| P2.15/CC15IO/EX7IN/T7IN | 26D           | 26D                  | 9E          |
| P3.0/T0IN               | 44A           | 44A                  | 42E         |
| P3.1/T6OUT              | 45A           | 45A                  | 42B         |
| P3.2/CAPIN              | 45B           | 45B                  | 42F         |
| P3.3/T3OUT              | 46A           | 46A                  | 43A         |
| P3.4/T3EUD              | 46B           | 46B                  | 43C         |
| P3.5/T4IN               | 47B           | 47B                  | 43E         |
| P3.6/T3IN               | 48A           | 48A                  | 43B         |
| P3.7/T2IN               | 48B           | 48B                  | 43F         |
| P3.8/MRST               | 42B           | 42B                  | 41F         |
| P3.9/MTSR               | 43A           | 43A                  | 42A         |
| P3.10/TxD0_TTL          | 17D           | 17D                  | 6C          |
| P3.11/RxD0_TTL          | 16D           | 16D                  | 6A          |
| P3.12/ /WRH /BHE        | 33B           | 33B                  | 38F         |
| P3.13/SCLK              | 43B           | 43B                  | 42C         |
| P3.15/CLKOUT            | 1B            | 1B                   | 28C         |

Table 51: Pin Assignment Port P2, P3, P4 for the phyCORE-167CR/167CS / Development Board / Expansion Board

88

| Signal           | phyCORE-167Cx | <b>Expansion Bus</b> | <b>Patch Field</b> |
|------------------|---------------|----------------------|--------------------|
| P5.0/AN0         | 50C           | 50C                  | 17A                |
| P5.1/AN1         | 49C           | 49C                  | 16F                |
| P5.2/AN2         | 48D           | 48D                  | 16B                |
| P5.3/AN3         | 48C           | 48C                  | 16E                |
| P5.4/AN4         | 47D           | 47D                  | 16C                |
| P5.5/AN5         | 46D           | 46D                  | 16A                |
| P5.6/AN6         | 46C           | 46C                  | 15F                |
| P5.7/AN7         | 45D           | 45D                  | 15B                |
| P5.8/AN8         | 45C           | 45C                  | 15E                |
| P5.9/AN9         | 44C           | 44C                  | 15C                |
| P5.10/AN10/T6EUD | 43D           | 43D                  | 15A                |
| P5.11/AN11/T5EUD | 43C           | 43C                  | 14F                |
| P5.12/AN12/T6IN  | 42D           | 42D                  | 14B                |
| P5.13/AN13/T5IN  | 41D           | 41D                  | 14E                |
| P5.14/AN14/T4EUD | 41C           | 41C                  | 14A                |
| P5.15/AN15/T2EUD | 40D           | 40D                  | 13F                |
| P6.0//CS0        | 49A           | 49A                  | 44A                |
| P6.1//CS1        | 50A           | 50A                  | 44E                |
| P6.2//CS2        | 6B            | 6B                   | 29F                |
| P6.3//CS3        | 5B            | 5B                   | 29B                |
| P6.4//CS4        | 5A            | 5A                   | 29E                |
| P6.5/ /HOLD      | 35B           | 35B                  | 39B                |
| P6.6/ /HLDA      | 36A           | 36A                  | 39D                |
| P6.7//BREQ       | 36B           | 36B                  | 39F                |
| P7.0/POUT0       | 37B           | 37B                  | 40A                |
| P7.1/POUT1       | 38A           | 38A                  | 40E                |
| P7.2/POUT2       | 38B           | 38B                  | 40B                |
| P7.3/POUT3       | 39A           | 39A                  | 40D                |
| P7.4/CC28IO      | 40A           | 40A                  | 40F                |
| P7.5/CC29IO      | 40B           | 40B                  | 41A                |
| P7.6/CC30IO      | 41A           | 41A                  | 41E                |
| P7.7/CC31IO      | 41B           | 41B                  | 41B                |
| P8.0/CC16IO      | 27D           | 27D                  | 9B                 |
| P8.1/CC17IO      | 28D           | 28D                  | 10A                |
| P8.2/CC18IO      | 30D           | 30D                  | 10B                |
| P8.3/CC19IO      | 31D           | 31D                  | 11A                |
| P8.4/CC20IO      | 35C           | 35C                  | 12A                |
| P8.5/CC21IO      | 35D           | 35D                  | 12E                |
| P8.6/CC22IO      | 36C           | 36C                  | 12B                |
| P8.7/CC23IO      | 36D           | 36D                  | 12D                |

Table 52: Pin Assignment Port P5, P6, P7, P8 for the phyCORE-167CR/167CS / Development Board / Expansion Board

| Signal            | phyCORE-167Cx | <b>Expansion Bus</b> | Patch Field |
|-------------------|---------------|----------------------|-------------|
| CAN1_RxD/P4.5/A21 | 26B           | 26B                  | 36B         |
| CAN1_TxD/P4.6/A22 | 27B           | 27B                  | 36F         |
| CAN2_RxD/P4.4/A20 | 26A           | 26A                  | 36E         |
| CAN2_TxD/P4.7/A23 | 28A           | 28A                  | 37A         |
| CAN-H0            | 21D           | 21D                  | 7D          |
| CAN-L0            | 20D           | 20D                  | 7E          |
| CAN-H1            | 18C           | 18C                  | 6E          |
| CAN-L1            | 18D           | 18D                  | 6B          |
| RxD0_RS232        | 22D           | 22D                  | 7F          |
| TxD0_RS232        | 23D           | 23D                  | 8E          |
| RxD1_RS232        | 21C           | 21C                  | 7B          |
| TxD1_RS-232       | 23C           | 23C                  | 8A          |
| /RTS1_RS232       | 24C           | 24C                  | 8B          |
| /CTS1_RS232       | 25C           | 25C                  | 8D          |
| /DSR1_RS232       | 26C           | 26C                  | 9A          |
| /DTR1_RS232       | 28C           | 28C                  | 9F          |
| /RI1_TTL          | 29C           | 29C                  | 10C         |
| /CD1_TTL          | 30C           | 30C                  | 10E         |
| SCL               | 31C           | 31C                  | 10F         |
| SDA               | 32D           | 32D                  | 11C         |

Table 53: Pin Assignment Interface Signals for the phyCORE-167CR/167CS / Development Board / Expansion Board

| Signal                | phyCORE-167Cx | <b>Expansion Bus</b> | <b>Patch Field</b> |
|-----------------------|---------------|----------------------|--------------------|
| /RD                   | 7B            | 7B                   | 30A                |
| /WR/ /WRL             | 8A            | 8A                   | 30E                |
| /READY                | 34A           | 34A                  | 39A                |
| /ALE                  | 6A            | 6A                   | 29D                |
| OWE                   | 4D            | 4D                   | 2C                 |
| VPP (NOT with C167Cx) | 5D            | 5D                   | 1D                 |
| /RSTIN                | 10C, 10D      | 10C, 10D             | 3D, 3F             |
| /RSTOUT               | 11C           | 11C                  | 4E                 |
| BOOT                  | 9C            | 9C                   | 3B                 |
| /NMI                  | 4A            | 4A                   | 29A                |
| /PFO                  | 8C            | 8C                   | 3E                 |
| /CS_UART              | 34C           | 34C                  | 11F                |
| IRQ_UART              | 33C           | 33C                  | 11E                |
| /IRQ_RTC              | 33D           | 33D                  | 11B                |
| PFI                   | 7D            | 7D                   | 2F                 |
| WDI                   | 8D            | 8D                   | 3A                 |

Table 54: Pin Assignment Control Signals for the phyCORE-167CR/167CS / Development Board / Expansion Board

| Signal | phyCORE-167Cx          | <b>Expansion Bus</b> | Patch Field     |
|--------|------------------------|----------------------|-----------------|
| VCC    | 1C, 2C, 1D, 2D         | 1C, 2C, 1D, 2D       | 1A, 1C          |
| VCC2   | Not defined            |                      | 2A, 1B          |
| XTAL1  | 1A                     | 1A                   | 28A             |
| VPD    | 6D                     | 6D                   | 2D              |
| VBAT   | 6C                     | 6C                   | 2B              |
| VAREF  | 50D                    | 50D                  | 17E             |
| VAGND  | 42C, 47C, 39D,         | 42C, 47C, 39D        | connected to    |
|        | 44D, 49D               | 44D, 49D             | GND potential   |
| GND    | 2A, 7A, 12A, 17A, 22A, | 2A, 7A, 12A,         | 3C, 4C, 7C, 8C, |
|        | 27A, 32A, 37A,42A,     | 17A, 22A, 27A,       | 9C, 12C, 13C,   |
|        | 47A, 4B, 9B, 14B, 19B, | 32A, 37A,42A,        | 14C, 17C, 18C,  |
|        | 24B, 29B, 34B, 39B,    | 47A, 52A, 57A,       | 19C, 22C, 23C,  |
|        | 44B, 49B, 3C, 7C, 12C, | 62A, 67A, 72A,       | 24C, 27C, 29C,  |
|        | 17C, 22C, 27C, 32C,    | 77A, 4B, 9B,         | 30C, 31C, 34C,  |
|        | 37C, 3D, 9D, 14D, 19D, | 14B, 19B, 24B,       | 35C, 36C, 39C,  |
|        | 24D, 29D, 34D          | 29B, 34B, 39B,       | 40C, 41C, 44C,  |
|        |                        | 44B, 49B, 54B,       | 45C, 46C, 49C,  |
|        |                        | 59B, 64B, 69B,       | 50C, 51C, 54C,  |
|        |                        | 74B, 79B,3C, 7C,     | 4D, 5D, 6D, 9D, |
|        |                        | 12C, 17C, 22C,       | 10D, 11D, 14D,  |
|        |                        | 27C, 32C, 37C,       | 15D, 16D, 9D,   |
|        |                        | 42C, 47C, 52C,       | 20D, 21D, 24D,  |
|        |                        | 57C, 62C, 67C,       | 25D, 26D, 28D,  |
|        |                        | 72C, 77C, 3D,        | 31D, 32D, 33D,  |
|        |                        | 9D, 14D, 19D,        | 36D, 37D, 38D,  |
|        |                        | 24D, 29D, 34D,       | 41D, 42D, 43D,  |
|        |                        | 39D, 44D, 54D,       | 46D, 47D, 48D,  |
|        |                        | 59D, 64D, 69D,       | 51D, 52D, 53D,  |
|        |                        | 74D, 79D             | 1E, 2E, 1F      |

Table 55: Pin Assignment Power Supply for the phyCORE-167CR/167CS / Development Board / Expansion Board

| Signal | phyCORE-167Cx          | <b>Expansion Bus</b> | <b>Patch Field</b> |
|--------|------------------------|----------------------|--------------------|
| NC     | 35A, 50B, 4C, 5C, 38C, | 51A, 53A, 54A,       | 27B, 27D, 54D,     |
|        | 39C, 40C, 38D          | 55A, 56A, 58A,       | 27F, 54F           |
|        |                        | 59A, 60A, 61A,       | 44D, 44F, 45A,     |
|        |                        | 63A, 64A, 65A,       | 45E, 45B, 45D,     |
|        |                        | 66A, 68A, 69A,       | 45F, 46A, 46E,     |
|        |                        | 70A, 71A, 73A,       | 46B, 46F, 47A,     |
|        |                        | 74A, 75A, 76A,       | 47C, 47E, 47B,     |
|        |                        | 78A, 79A, 80A        | 47F, 48A, 48C,     |
|        |                        | 35A, 50B,            | 48E, 48B, 48F,     |
|        |                        | 51B, 53B, 54B,       | 49A, 49E, 49B,     |
|        |                        | 55B, 56B, 58B,       | 49D, 49F, 50A,     |
|        |                        | 59B, 60B, 61B,       | 50E, 50B, 50D,     |
|        |                        | 63B, 64B, 65B,       | 50F, 51A, 51E,     |
|        |                        | 66B, 68B, 69B,       | 51B, 51F, 52A,     |
|        |                        | 70B, 71B, 73B,       | 52C, 52E, 52B,     |
|        |                        | 74B, 75B, 76B,       | 52F, 53A, 53C,     |
|        |                        | 78B, 79B, 80B        | 53E, 53B, 53F,     |
|        |                        | 51C, 53C, 54C,       | 54A, 54E, 54B      |
|        |                        | 55C, 56C, 58C,       |                    |
|        |                        | 59C, 60C, 61C,       |                    |
|        |                        | 63C, 64C, 65C,       |                    |
|        |                        | 66C, 68C, 69C,       |                    |
|        |                        | 70C, 71C, 73C,       |                    |
|        |                        | 74C, 75C, 76C,       |                    |
|        |                        | 78C, 79C, 80C        |                    |
|        |                        | 4C, 5C, 38C,         |                    |
|        |                        | 39C, 40C, 38D        |                    |
|        |                        | 51D, 53D, 54D,       |                    |
|        |                        | 55D, 56D, 58D,       |                    |
|        |                        | 59D, 60D, 61D,       |                    |
|        |                        | 63D, 64D, 65D,       |                    |
|        |                        | 66D, 68D, 69D,       |                    |
|        |                        | 70D, 71D, 73D,       |                    |
|        |                        | 74D, 75D, 76D,       |                    |
|        |                        | 78D, 79D, 80D        |                    |

Table 56: Unused Pins on the phyCORE-167CR/167CS / Development Board / Expansion Board

#### **14.3.10** Battery Connector BAT1

The mounting space BAT1 (see PCB stencil) is provided for connection of a battery that buffers volatile memory devices (SRAM) and the RTC on the phyCORE-167CR/167CS. The Voltage Supervisor Chip on the phyCORE-167CR/167CS is responsible for switching from a normal power supply to a back-up battery. The optional battery required for this function (*refer to section 11*) is available through PHYTEC (order code BL-011).

## 14.3.11 Releasing the /NMI Interrupt

The boot button S1 on the phyCORE Development Board HD200 can be routed to the non-maskable interrupt (/NMI) of the C167CR/C167CS controller with applicable configuration of Jumper JP28 (also refer to section 14.3.2).

| Jumper | Setting | Description                                    |
|--------|---------|------------------------------------------------|
| JP28   | 7 + 8   | Boot button S1 can be used to release the /NMI |
|        | 1 + 3   | interrrupt of the C167CR/C167CS controller     |

Table 57: JP28 Releasing the /NMI Interrupt

#### 14.3.12 DS2401 Silicon Serial Number

Communication to a DS2401 Silicon Serial Number can be implemented in various software applications for the definition of a node address or as copy protection in networked applications. The DS2401 can be soldered on space U10 or U9 on the Development Board, depending on the type of device packaging being used.

The Silicon Serial Number Chip mounted on the phyCORE Development Board HD200 can be connected to port pin P2.1 of the C167CR/C167CS available at GPIO1 (JP19 = closed).

| Jumper | Setting | Description                                 |
|--------|---------|---------------------------------------------|
| JP19   | closed  | Port pin P2.1 (GPIO1) of the C167CR/C167CS  |
|        |         | is used to access the Silicon Serial Number |

Table 58: JP19 Jumper Configuration for Silicon Serial Number Chip



Figure 27: Connecting the DS2401 Silicon Serial Number



Figure 28: Pin Assignment of the DS2401 Silicon Serial Number

#### 14.3.13 Pin Header Connector X4

The pin header X4 on the Development Board enables connection of an optional modem power supply. Connector X4 supplies 5 V = at pin 1 and provides the phyCORE Development Board HD200 GND potential at pin 2. The maximum current draw depends on the power adapter used. We recommend the use of modems with less than 250 mA current draw.

## 14.3.14 JP40, S3 Multi-Purpose Push Button Configuration

Push button S3 on the Development Board HD200 can be connected to various input pins of the microcontroller populating the phyCORE module with the help of Jumper JP40. On phyCORE modules featuring an Infineon 16-bit microcontroller this push button can control the controller's NMI input. Push button S3 connects the signal to Ground potential when pushed. A 4.7 kOhm pull-up resistor is used to guarantee a defined high level of the applicable signal line.

The following configurations are possible with JP40:

| Multi-Purpose Push Button S3 Configuration       | JP40  |
|--------------------------------------------------|-------|
| No connection between S3 and any microcontroller | open* |
| input pin                                        |       |
| S3 connected with /NMI (BUS5) signal of the      | 1 + 2 |
| C167CR/CS microcontroller                        |       |
| S3 connected with P2.10 (BUS4) signal of the     | 2 + 3 |
| C167CR/CS microcontroller                        |       |

<sup>\* =</sup> Default setting

Table 59: JP40 Multi-Purpose Push Button S3 Configuration

# 15 debugCORE-167CR/167CS

The debugCORE-167CR/167CS is a special debugging version Single Board Computer (SBC) module which is 100 % function-compatible with the phyCORE-167CR/167CS. As opposed to the phyCORE-167CR/167CS, which was developed for use in OEM applications, the debugCORE-167CR/167CS is used for simple and efficient error detection and debugging using a hardware emulator. To support its debugging function, the debugCORE-167CR/167CS provides all required connectors for emulator connectivity and is equipped with LEDs for displaying the operating state.

Since the debugCORE is 100 % function-compatible with the phyCORE-167CR/167CS, it can easily be inserted directly into the application in place of the phyCORE-167CR/167CS for the purpose of hardware debugging (*see Figure 29*).

# 15.1 Components of the debugCORE

As described previously, the debugCORE-167CR/167CS represents a superset and expansion of the phyCORE-167CR/167CS.

The following components have been added for simple debugging:

- two 80-pole SMD-connectors (X2), through which all necessary controller signals extend, and to which the debugADAPTER-167 is attached
- a reset button (S1)
- pin header row (X3) with silk-screened designator for easy access to voltage levels and
- two LEDs (D3, D4) for status display

The following figure shows the positions of the additional components.



Figure 29: Positions of the Additional Components on the debugCORE-167CR/167CS

The pin header row X3 provides a simple method of accessing the supply voltage of the debugCORE-167CR/167CS and its reset signal for the purpose of measurement.

The following table shows the pin layout.

| Pin | Signal |
|-----|--------|
| 1   | VCC    |
| 2   | GND    |
| 3   | /RESET |

*Table 60:* Pinout Pin Header Row X3 on the debugCORE-167CR/167CS

Two LEDs D3 and D4 are provided for status display of the debugCORE-167CR/167CS. LED D3 shows whether the controller is in Adapt Mode or not, in other words, whether an emulation is in progress. LED D4 shows whether the EINIT (end of initialization) instruction was carried out.

### 15.2 debugADAPTER-167

The debugADAPTER-167 is required to allow easy connection of the debugCORE-167CR/167CS to an Emulator. The debugADAPTER-167 is inserted into the SMD socket at X2 on the debugCORE. The debugADAPTER-167 features a Quad-Connector which enables direct connection of an Emulator without any additional expansion.

The debugADAPTER-167 is populated with various jumpers. These jumpers however are only relevant during operation on a debugMODUL-164.

#### 15.2.1 The Quad-Connector

The quad-connector is the safest and most reliable method of connecting the debug hardware to a Hitex or NOHAU Emulator. The interface contains all C167CR/C167CS processor signals and power pins. In addition, the quad-connector is also the most inexpensive emulator interface solution available on the market.

Quad-Connector X2 A

Quad-Connector X2 B

| Pin | Signal | Signal | Pin | Pin | Signal | Signal | Pin |
|-----|--------|--------|-----|-----|--------|--------|-----|
| 1   | NC     | NC     | 2   | 41  | NC     | NC     | 42  |
| 3   | P6.0   | P6.1   | 4   | 43  | VREF   | VGND   | 44  |
| 5   | P6.2   | P6.3   | 6   | 45  | P5.10  | P5.11  | 46  |
| 7   | P6.4   | /HLD-P | 8   | 47  | P5.12  | P5.13  | 48  |
| 9   | P6.6   | P6.7   | 10  | 49  | P5.14  | P5.15  | 50  |
| 11  | P8.0   | P8.1   | 12  | 51  | GND    | VCC    | 52  |
| 13  | P8.2   | P8.3   | 14  | 53  | P2.0   | P2.1   | 54  |
| 15  | P8.4   | P8.5   | 16  | 55  | P2.2   | P2.3   | 56  |
| 17  | P8.6   | P8.7   | 18  | 57  | P2.4   | P2.5   | 58  |
| 19  | VCC    | GND    | 20  | 59  | P2.6   | P2.7   | 60  |
| 21  | P7.0   | P7.1   | 22  | 61  | GND    | VCC    | 62  |
| 23  | P7.2   | P7.3   | 24  | 63  | P2.8   | P2.9   | 64  |
| 25  | P7.4   | P7.5   | 26  | 65  | P2.10  | P2.11  | 66  |
| 27  | P7.6   | P7.7   | 28  | 67  | P2.12  | P2.13  | 68  |
| 29  | P5.0   | P5.1   | 30  | 69  | P2.14  | P2.15  | 70  |
| 31  | P5.2   | P5.3   | 32  | 71  | P3.0   | P3.1   | 72  |
| 33  | P5.4   | P5.5   | 34  | 73  | P3.2   | P3.3   | 74  |
| 35  | P5.6   | P5.7   | 36  | 75  | P3.4   | P3.5   | 76  |
| 37  | P5.8   | P5.9   | 38  | 77  | GND    | VCC    | 78  |
| 39  | NC     | NC     | 40  | 79  | NC     | NC     | 80  |

# Quad-Connector X2 C

## Quad-Connector X2 D

| Pin | Signal | Signal | Pin | Pin | Signal  | Signal | Pin |
|-----|--------|--------|-----|-----|---------|--------|-----|
| 81  | NC     | NC     | 82  | 121 | NC      | NC     | 122 |
| 83  | P3.6   | P3.7   | 84  | 123 | VCC     | GND    | 124 |
| 85  | P3.8   | P3.9   | 86  | 125 | D9      | D10    | 126 |
| 87  | P3.10  | P3.11  | 88  | 127 | D11     | D12    | 128 |
| 89  | /WRH   | P3.13  | 90  | 129 | D13     | D14    | 130 |
| 91  | P3.15  | VCC    | 92  | 131 | D15     | A0     | 132 |
| 93  | GND    | VPP    | 94  | 133 | A1      | A2     | 134 |
| 95  | A16    | A17    | 96  | 135 | A3      | A4     | 136 |
| 97  | A18    | A19    | 98  | 137 | A5      | A6     | 138 |
| 99  | A20    | A21    | 100 | 139 | A7      | VCC    | 140 |
| 101 | A22    | A23    | 102 | 141 | GND     | A8     | 142 |
| 103 | VCC    | GND    | 104 | 143 | A9      | A10    | 144 |
| 105 | /RD-P  | /WRL   | 106 | 145 | A11     | A12    | 146 |
| 107 | /RDY-P | ALE    | 108 | 147 | A13     | A14    | 148 |
| 109 | /EA    | D0     | 110 | 149 | A15     | VCC    | 150 |
| 111 | D1     | D2     | 112 | 151 | XTO     | XTI    | 152 |
| 113 | D3     | D4     | 114 | 153 | GND     | /RES-P | 154 |
| 115 | D5     | D6     | 116 | 155 | /RESO-P | /NMI-P | 156 |
| 117 | D7     | D8     | 118 | 157 | GND     | VCC    | 158 |
| 119 | NC     | NC     | 120 | 159 | NC      | NC     | 160 |

*Table 61:* Connector Layout of the of the Quad-Connector (X6)

## 15.3 Physical Dimensions

Due to the required expansion header, the debugCORE's physical dimensions are greater than those of its phyCORE-base module. This must be taken into consideration, especially upon insertion into the target application.

#### **Dimensions:**

debugCORE-167CR/167CS 80 x 53 mm debugAdapter-167 81 x 66 mm



Figure 30: Physical Dimensions debugCORE-167CR/167CS

# 16 Revision History

| Date        | Version numbers                                                           | Changes in this manual                                                                                                                         |
|-------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 20-Oct-2000 | Manual L-527e_1<br>PCM-009-Cx<br>PCB# 1177.1<br>PCM-997-V2<br>PCB# 1179.1 | First preliminary version. (BJ)                                                                                                                |
| 11-May-2001 | Manual L-527e_2<br>PCM-009-Cx<br>PCB# 1177.2<br>PCM-997-V2<br>PCB# 1179.1 | Revision due to language mistakes, phyCORE-ST10F168 description added.                                                                         |
| 9-Jul-2001  | Manual L-527e_3<br>PCM-009-Cx<br>PCB# 1177.3<br>PCM-997-V2<br>PCB# 1179.2 | Section 14 added describing the phyCORE-167 on the Development Board HD200.                                                                    |
| 8-Apr-2002  | Manual L-527e_4<br>PCM-009-Cx<br>PCB# 1177.4<br>PCM-997-V2<br>PCB# 1179.2 | Jumper description modified for phyCORE-167 PCB# 1177.4, Jumpers J23 and J24 added. Error in table 50 (pin P1L2/A2) patch field pin corrected. |
| 12-Jun-2002 | Manual L-527e_5<br>PCM-009-Cx<br>PCB# 1177.4<br>PCM-997-V2<br>PCB# 1179.2 | Error in table 50 (pin P1H7/A15/CC27IO) corrected. New PHYTEC America address added.                                                           |
| 10-Jul-2002 | Manual L-527e_6<br>PCM-009-Cx<br>PCB# 1177.4<br>PCM-997-V2<br>PCB# 1179.2 | Section 15 added describing debugCORE-167                                                                                                      |
| 4-Oct-2002  | Manual L-527e_7<br>PCM-009-Cx<br>PCB# 1177.4<br>PCM-997-V2<br>PCB# 1179.2 | EEPROM and FRAM types and manufacturer information in section 8 corrected.                                                                     |
| 26-Nov-2002 | Manual L-527e_8<br>PCM-009-Cx<br>PCB# 1177.4<br>PCM-997-V2<br>PCB# 1179.2 | Error in section 14.3.12, Releasing the /NMI Interrupt, table for JP28 corrected.                                                              |

| Date         | Version numbers  | Changes in this manual                                   |
|--------------|------------------|----------------------------------------------------------|
| 4-Feb-2003   | Manual L-527e 9  | Section 14 adapted to describe Development Board HD200   |
|              | PCM-009-Cx       | (PCM-997-V2) with PCB# 1179.4.                           |
|              | PCB# 1177.4      | Error in table 50 (pin P1L7/A7) corrected.               |
|              | PCM-997-V2       | This revision history table added.                       |
|              | PCB# 1179.4      | ·                                                        |
| 7-April-2003 | Manual L-527e_10 | Section 12, Technical Specifications, Figure 7, Error in |
|              | PCM-009-Cx       | physical dimensions corrected.                           |
|              | PCB# 1177.4      |                                                          |
|              | PCM-997-V2       |                                                          |
|              | PCB# 1179.4      |                                                          |
| 2-Feb-2004   | Manual L-527e_11 | Modifications to match new PCB# 1179.5.                  |
|              | PCM-009-Cx       | Changes for Jumpers J6 and J14. Jumpers J25 and J26      |
|              | PCB# 1177.5      | added, see Table 2., sections 3.5, 3.9, 3.10 and 3.16.   |
|              | PCM-997-V2       | Description for new push button S3 and Jumper JP40 added |
|              | PCB# 1179.4      | in new section14.3.14.                                   |

# Index

| /                                    | $oldsymbol{F}$                       |
|--------------------------------------|--------------------------------------|
| /NMI Interrupt93                     | Features5                            |
| $\boldsymbol{A}$                     | First CAN Interface74                |
|                                      | First Serial Interface65             |
| A/D Converter21                      | Flash                                |
| B DATI                               | Write Protection29                   |
| BAT193                               | Flash Memory46                       |
| Battery Buffer                       | FRAM Address25                       |
| Battery Connector93                  | FRAM Write Protection24              |
| Block Diagram6<br>Bootstrap Loader63 | Functional Components on the phyCORE |
| $\boldsymbol{C}$                     | Development Board60                  |
| CAN Bus42                            | H                                    |
| CAN Interface26, 42                  | Handshake Signals41                  |
| CAN Transceiver42                    | Humidity50                           |
| CANH42                               | •                                    |
| CANL42                               | I                                    |
| CANRx42                              | I <sup>2</sup> C Bus23, 43           |
| CANTx42                              | I <sup>2</sup> C Interface44         |
| COM Port41                           | Initialization Routine31             |
| Concept of the Development           | J                                    |
| Board53                              | J                                    |
| Connector X494                       | J119                                 |
| D                                    | J119                                 |
| D                                    | J1023                                |
| Development Board Connectors         | J1124                                |
| and Jumpers55                        | J1224                                |
| Dimensions50                         | J1325                                |
| DS240193                             | J1425                                |
| $\boldsymbol{E}$                     | J1525                                |
| _                                    | J1626                                |
| EEPROM23                             | J1726                                |
| EMC/EMI1                             | J1826                                |
| Expansion Bus85                      | J1926                                |
| External UART22                      | J220                                 |

| J2027                   | Power Supply to External     |
|-------------------------|------------------------------|
| J2529                   | Devices via Socket P1A67     |
| J2625                   | Programming Voltage22        |
| J320                    | 0                            |
| J421                    | Q                            |
| J521                    | Quad-Connector99             |
| J622                    | R                            |
| J722                    |                              |
| J822                    | Real-Time Clock              |
| J923                    | Reference Voltage            |
| JP1785                  | Remote Supervisory Chip45    |
| JP1993                  | Reset Button57               |
| JP2893                  | RS-232 Interface41           |
| Jumper Configuration57  | RS-232 Level41               |
| Jumper Settings18       | RS-232 Transceiver41         |
| -                       | RTC23, 47                    |
| L                       | RTC Interrupt Output24       |
| LED D385                | RxD41                        |
| 0                       | S                            |
| on-chip Flash22         | SCL23, 43                    |
| on-chip UART22          | SDA23, 43                    |
| Operating Temperature50 | Second CAN Interface80       |
| Operating Voltage50     | Second Serial Interface69    |
| Oscillator Watchdog22   | Serial EEPROM, Address25     |
| -                       | Serial EEPROM,               |
| P                       | Write Protection24           |
| P3.1/TxD025             | Serial EEPROM/FRAM44         |
| Patch Field85           | Serial Interface28           |
| PCA82C25142             | Serial Interfaces41          |
| phyCORE-connector7, 10  | Si9200EY42                   |
| Physical Dimensions49   | Silicon Serial Number93      |
| Pin Assignment85        | SMT Connector7               |
| Pin Description7        | Socket P1A (First RS-232)65  |
| Pinout                  | Socket P1B (Second RS-232)69 |
| Plug P2A74              | SRAM47                       |
| Plug P2B80              | SRAM, Pin 3019               |
|                         | SKAWI, I III 30 19           |
| Port 032                |                              |
|                         | Storage Temperature50        |
| Port 0                  |                              |

| System Startup Configuration 31  | U7                      |          |
|----------------------------------|-------------------------|----------|
| Technical Specifications49 TxD41 | U8                      | 44<br>41 |
| $oldsymbol{U}$                   | UART, on-chip           |          |
| U146                             | $oldsymbol{V}$          |          |
| U1023, 43                        | V <sub>AGND</sub> 2     | 21       |
| U1142                            | V <sub>AREF</sub> 2     |          |
| U1242                            | VBAT                    |          |
| U219                             | Voltage Supervisor Chip | 48       |
| U319                             | VPD                     |          |
| U451                             |                         |          |
| U541                             | W                       |          |
| U641                             | Weight                  | 50       |

| <b>Document:</b>                   | phyCORE-167CR/167CS                                                                          |      |
|------------------------------------|----------------------------------------------------------------------------------------------|------|
| <b>Document nun</b>                | nber: L-527e_11, February 2004                                                               |      |
| How would yo                       | u improve this manual?                                                                       |      |
|                                    |                                                                                              |      |
| Did you find a                     | ny mistakes in this manual?                                                                  | page |
|                                    |                                                                                              |      |
|                                    |                                                                                              |      |
| <b>Submitted by:</b> Customer numb | per:                                                                                         |      |
| Name:                              |                                                                                              |      |
| Company:                           |                                                                                              |      |
| Address:                           |                                                                                              |      |
| Return to:                         | PHYTEC Technologie Holding AG Postfach 100403 D-55135 Mainz, Germany Fax: +49 (6131) 9221-33 |      |

